# SSD2825

# Advance Information

**MIPI Master Bridge** 

This document contains information on a new product. Specifications and information herein are subject to change without notice.



# Appendix 1: IC Revision history of SSD2825 Specification

| Version | Change Items                                                                                         | Effective Date |  |
|---------|------------------------------------------------------------------------------------------------------|----------------|--|
| 0.10    | 1 <sup>st</sup> Release                                                                              | 23-Feb-11      |  |
| 0.20    | 1. Modify IO supply from 3.3V to 1.8~3.3V +/-10%                                                     | 13-May-11      |  |
|         | 2. Add vsync, hsync and pclk polarity control bit. Command 0xB6                                      |                |  |
|         | 3. Add the lane status bit for clock and data lane. Command 0xC6                                     |                |  |
|         | 4. Add a control bit to flip the TX_LP_CP/TX_LP_CN signal to analog from DSI0 and DSI1. Command 0xDA |                |  |
|         | 5. Add a control bit to invert the BITCLK0/BITCLK1 signal to analog.                                 |                |  |
|         | Command 0xDA                                                                                         |                |  |
|         | 6. Add HED[5:0] bits to control the HS exit period before the next HS                                |                |  |
|         | transmission. Command 0xDF                                                                           |                |  |
|         | 7. Change default value of delay parameters, CZD, HZD, CTD, HTD, CPTD                                |                |  |
|         | 8. Update DC Characteristics                                                                         |                |  |
| 0.30    | Correct power supply description of feature                                                          | 07-Jul-11      |  |
|         | 2. Modify table 7-4                                                                                  |                |  |
|         | 3. Add remark for command 0xB9, 0xBB                                                                 |                |  |
|         | 4. Add $10.2.3 \sim 10.2.20$ which is related to MIPI detail                                         |                |  |
|         | 5. Modify SHUT pin description                                                                       |                |  |
|         | 6. Modifiy figure 10-23 and 10-24                                                                    |                |  |
|         | 7. Modify description of Read, Write and Acknowledgement operation                                   |                |  |
|         | 8. Add decription for 0xFF, 0xB6 [1:0] VPF and 0xD6 [0] CO                                           |                |  |
|         | 9. Add marking and tray information                                                                  |                |  |
| 0.40    | 1. Add information of MCU interface                                                                  | 30-Aug-11      |  |
|         | 2. Add Maximum Ratings and Recommended Operating Conditions (12 ~ 13)                                |                |  |
|         | 3. Add table 10-16 MIPI error report                                                                 |                |  |
|         | 4. Modify condition of section 15 DC Characteristics                                                 |                |  |
| 1.0     | 1. Correct typo of "PD" to "PEN"                                                                     | 15-Nov-11      |  |
|         | 2. Correct the default value of Register Summary of Command Table                                    |                |  |

 SSD2825
 Rev 1.0
 P 2/171
 Nov 2011
 Solomon Systech

# CONTENTS

| 1 G          | ENERAL DESCRIPTION                 | 9  |
|--------------|------------------------------------|----|
| 2 FI         | EATURES                            | 10 |
| 2.1          | References                         | 10 |
| 2.2          | Definitions                        |    |
| <b>3</b> O   | RDERING INFORMATION                | 11 |
| <b>3 U</b> . | RDERING INFORMATION                | 11 |
| 4 Bl         | LOCK DIAGRAM                       | 11 |
| 5 FU         | UNCTIONAL DESCRIPTION              | 12 |
| 5.1          | FUNCTIONAL BLOCKS                  | 12 |
| 5.1          |                                    |    |
| 5.1          | 1.2 External Interface Module      | 12 |
| 5.1          | \ /                                |    |
| 5.1          | 0 \ /                              |    |
| 5.1          |                                    |    |
| 5.1          | W                                  |    |
| 5.1<br>5.1   | 1.7 D-PHY Controller               |    |
|              | 1.9 PLL                            |    |
| 5.2          |                                    |    |
|              | 2.1 RGB + SPI Interface            |    |
| 6 SS         | SD2825QL9 PIN ASSIGNMENT           |    |
|              |                                    |    |
| 7 PI         | IN DESCRIPTION                     | 18 |
| 0 0          |                                    | 22 |
| 8 C          | OMMAND TABLE                       | 23 |
| 9 C          | OMMAND DESCRIPTION                 | 27 |
| <i>y</i> C   |                                    |    |
| 9.1          | DEVICE IDENTIFICATION REGISTER     |    |
| 9.2          | RGB Interface Control Register 1   |    |
| 9.3          | RGB Interface Control Register 2   |    |
| 9.4<br>9.5   | RGB Interface Control Register 3   |    |
| 9.5<br>9.6   | RGB Interface Control Register 5   |    |
| 9.7          | RGB Interface Control Register 6   |    |
| 9.8          | RGB Interface Control Register 7   |    |
| 9.9          | Configuration Register 0/1         |    |
| 9.10         | VC CONTROL REGISTER 0/1            |    |
| 9.11         | PLL CONTROL REGISTER               |    |
| 9.12         | PLL CONFIGURATION REGISTER         | 40 |
| 9.13         | PLL Lock Register                  |    |
| 9.14         |                                    |    |
| 9.15         | PACKET SIZE CONTROL REGISTER 1 0/1 |    |
| 9.16         | PACKET SIZE CONTROL REGISTER 2 0/1 |    |
| 9.17<br>9.18 | PACKET SIZE CONTROL REGISTER 3 0/1 |    |
| 9.18         | OPERATION CONTROL REGISTER 0/1     |    |
| 9.19         | MAXIMUM RETURN SIZE REGISTER 0/1   |    |
| 9.21         | RETURN DATA COUNT REGISTER 0/1     |    |
| 9.22         | ACK RESPONSE STATUS REGISTER 0/1   |    |
| 9.23         | Line Control Register 0/1          |    |
| 9.24         | INTERRUPT CONTROL REGISTER 0/1     |    |

| $\mathbf{C}$   | ONFIGURATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 96                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10.1           | I ANIE MANIACEMENT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 07                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | v .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | 0 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 104            | .15 General Packet Structure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10.4.<br>10.4. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | 9.26<br>9.27<br>9.28<br>9.29<br>9.30<br>9.31<br>9.32<br>9.33<br>9.34<br>9.35<br>9.36<br>9.37<br>9.38<br>9.39<br>9.40<br>9.41<br>9.42<br>9.43<br>9.44<br>9.45<br>9.46<br>9.47<br>9.48<br>9.49<br>9.50<br>9.51<br>9.52<br>9.53<br>9.54<br>9.55<br>9.56<br>9.57<br>9.58<br>9.59<br>9.60<br>9.61<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4<br>10.4 | 9.26 ERROR STATUS REGISTER 0/1 9.27 DATA FORMAT REGISTER 0/1 9.28 DELAY ADJUSTMENT REGISTER 1 0/1 9.29 DELAY ADJUSTMENT REGISTER 2 0/1 9.30 DELAY ADJUSTMENT REGISTER 4 0/1 9.31 DELAY ADJUSTMENT REGISTER 5 0/1 9.32 DELAY ADJUSTMENT REGISTER 5 0/1 9.33 DELAY ADJUSTMENT REGISTER 6 0/1 9.34 HS TX TIMER REGISTER 1 0/1 9.35 HS TX TIMER REGISTER 1 0/1 9.36 LP RX TIMER REGISTER 1 0/1 9.37 LP RX TIMER REGISTER 1 0/1 9.38 TE STATUS REGISTER 0/1 9.39 SPIT READ REGISTER 0/1 9.39 SPIT READ REGISTER 0/1 9.40 TEST REGISTER 0/1 9.41 TE COUNT REGISTER 0/1 9.42 ANALOG CONTROL REGISTER 2 9.43 ANALOG CONTROL REGISTER 2 9.44 ANALOG CONTROL REGISTER 2 9.44 ANALOG CONTROL REGISTER 4 9.45 INTERRUPT OUTPUT CONTROL REGISTER 9.46 INTERRUPT OUTPUT CONTROL REGISTER 9.47 LANE CONFIGURATION REGISTER 9.48 DELAY ADJUSTMENT REGISTER 7 9.49 INPUT PIN CONTROL REGISTER 1 9.50 INPUT PIN CONTROL REGISTER 2 9.51 BIDIR PIN CONTROL REGISTER 2 9.52 BIDIR PIN CONTROL REGISTER 2 9.53 BIDIR PIN CONTROL REGISTER 7 9.54 BIDIR PIN CONTROL REGISTER 7 9.55 BIDIR PIN CONTROL REGISTER 7 9.56 BIDIR PIN CONTROL REGISTER 7 9.57 BIDIR PIN CONTROL REGISTER 7 9.58 BIDIR PIN CONTROL REGISTER 4 9.59 BIDIR PIN CONTROL REGISTER 7 9.50 BIDIR PIN CONTROL REGISTER 7 9.51 BIDIR PIN CONTROL REGISTER 7 9.52 BIDIR PIN CONTROL REGISTER 7 9.53 BIDIR PIN CONTROL REGISTER 8 9.54 BIDIR PIN CONTROL REGISTER 7 9.55 BIDIR PIN CONTROL REGISTER 7 9.56 BIDIR PIN CONTROL REGISTER 7 9.57 CABC BRIGHTNESS CONTROL REGISTER 1 9.59 CABC BRIGHTNESS CONTROL REGISTER 1 9.50 CABC BRIGHTNESS CONTROL REGISTER 2 9.51 BIDIR PIN CONTROL REGISTER 7 9.52 CABC BRIGHTNESS CONTROL REGISTER 1 9.54 CABC BRIGHTNESS STATUS REGISTER 2 9.56 BIDIR PIN CONTROL REGISTER 7 9.57 CABC BRIGHTNESS STATUS REGISTER 1 9.58 CABC BRIGHTNESS STATUS REGISTER 1 9.59 CABC BRIGHTNESS STATUS REGISTER 2 9.60 CABC BRIGHTNESS STATUS REGISTER 2 9.61 READ REGISTER 8 9.62 CABC BRIGHTNESS STATUS REGISTER 1 9.63 BIDIR PIN CONTROL REGISTER 7 9.64 READ REGISTER 8 9.65 CABC BRIGHTNESS CONTROL REGISTER 1 9.66 CABC BRIGHTNESS CONTROL REGISTER 1 9.6 |

| 1                                 | 10.4.18                            | Data Identifier (DI)                 |                    |
|-----------------------------------|------------------------------------|--------------------------------------|--------------------|
| 1                                 | 10.4.19                            | Victual Channel Identifier (VC)      |                    |
| 1                                 | 10.4.20                            | Data Type (DT)                       |                    |
| 10.:                              | 5 Орн                              | ERATING MODES                        |                    |
| 1                                 | 10.5.1                             | Video Mode                           |                    |
| _                                 | 10.5.2                             | State machine operation              |                    |
|                                   | 10.5.3                             | D-PHY operation                      |                    |
|                                   | 10.5.4                             | Analog Transceiver                   |                    |
|                                   | 10.5.5                             | PLL                                  |                    |
| 1                                 | 10.5.6                             | Clock Source Example                 | 137                |
| 11                                | EXT                                | ERNAL INTERFACE                      | 138                |
| 11.                               |                                    | CU INTERFACE TYPE A, FIXED E MODE    |                    |
| 11.3                              |                                    | U Interface Type A, Clocked E Mode   |                    |
| 11                                |                                    | U Interface Type B                   |                    |
| 11.4                              |                                    | Interface 8 bit 4 Wire               |                    |
| 11.:                              |                                    | INTERFACE 8 BIT 3 WIRE               |                    |
| 11.0                              | 6 SPI                              | INTERFACE 24 BIT 3 WIRE              | 150                |
|                                   |                                    |                                      |                    |
| 12                                | MAX                                | XIMUM RATINGS                        |                    |
| 12                                | MAX                                | XIMUM RATINGS                        |                    |
| 12<br>13                          |                                    | COMMENDED OPERATING CONDITIONS       |                    |
|                                   | REC                                | COMMENDED OPERATING CONDITIONS       | 153                |
| 13<br>14                          | REC<br>POV                         | COMMENDED OPERATING CONDITIONS       |                    |
| 13                                | REC<br>POV                         | COMMENDED OPERATING CONDITIONS       |                    |
| 13<br>14                          | POV<br>DC (                        | COMMENDED OPERATING CONDITIONS       |                    |
| 13<br>14<br>15                    | POV<br>DC (                        | COMMENDED OPERATING CONDITIONS       |                    |
| 13<br>14<br>15<br>16              | POW<br>DC (<br>AC (<br>1 SER       | COMMENDED OPERATING CONDITIONS       |                    |
| 13<br>14<br>15<br>16<br>16.       | POV DC ( AC ( 1 SER                | COMMENDED OPERATING CONDITIONS       |                    |
| 13<br>14<br>15<br>16<br>16.<br>17 | POW DC C AC C 1 SER PAC 1 DIN      | CHARACTERISTICS  EVALUATE CONDITIONS | 153154155165168    |
| 13<br>14<br>15<br>16<br>16.       | POW DC ( AC ( 1 SER PAC 1 DIN 2 MA | COMMENDED OPERATING CONDITIONS       | 153154155165168168 |

### **TABLES**

| TABLE 3-1: ORDERING INFORMATION                                                                     |    |
|-----------------------------------------------------------------------------------------------------|----|
| Table 6-1: SSD2825 Pinout Diagram – 128 LQFP                                                        |    |
| TABLE 6-2: SSD2825 PIN ASSIGNMENT                                                                   |    |
| TABLE 7-1: POWER SUPPLY PINS                                                                        |    |
| TABLE 7-2: MIPI PINS                                                                                |    |
| TABLE 7-3: INTERFACE LOGIC PINS.                                                                    |    |
| TABLE 7-4: MISCELLANEOUS PINS                                                                       |    |
| TABLE 0-1: MULTIPLEXING SCHEME FOR RGB AND MCU INTERFACE                                            |    |
| TABLE 8-1: SSD2825 REGISTER SUMMARY FOR CSX0                                                        |    |
| TABLE 8-2: SSD2825 REGISTER SUMMARY FOR CSX1                                                        |    |
| Table 9-1: Device Identification Register Description                                               |    |
| TABLE 9-2: RGB INTERFACE CONTROL REGISTER 1 DESCRIPTION                                             |    |
| TABLE 9-3: RGB INTERFACE CONTROL REGISTER 2 DESCRIPTION                                             |    |
| TABLE 9-4: RGB INTERFACE CONTROL REGISTER 3 DESCRIPTION                                             |    |
| TABLE 9-5: RGB INTERFACE CONTROL REGISTER 4 DESCRIPTION                                             |    |
| TABLE 9-6: RGB INTERFACE CONTROL REGISTER 5 DESCRIPTION                                             |    |
| TABLE 9-7: RGB INTERFACE CONTROL REGISTER 6 DESCRIPTION                                             |    |
| TABLE 9-8: RGB INTERFACE CONTROL REGISTER 7 DESCRIPTION                                             |    |
| TABLE 9-9: CONFIGURATION REGISTER 0/1 DESCRIPTION                                                   |    |
| TABLE 9-10: VC CONTROL REGISTER 0/1 DESCRIPTION                                                     |    |
| TABLE 9-11: PLL CONTROL REGISTER DESCRIPTION                                                        |    |
| TABLE 9-12: PLL CONFIGURATION REGISTER DESCRIPTION                                                  |    |
| TABLE 9-13: PLL LOCK REGISTER DESCRIPTION                                                           |    |
| TABLE 9-14: CLOCK CONTROL REGISTER 0/1 DESCRIPTION                                                  |    |
| TABLE 9-15: PACKET SIZE CONTROL REGISTER 1 0/1 DESCRIPTION                                          |    |
| TABLE 9-16: PACKET SIZE CONTROL REGISTER 2 0/1 DESCRIPTION                                          |    |
| TABLE 9-17: PACKET SIZE CONTROL REGISTER 3 0/1 DESCRIPTION                                          |    |
| TABLE 9-18: GENERIC PACKET DROP REGISTER 0/1 DESCRIPTION                                            |    |
| TABLE 9-19: OPERATION CONTROL REGISTER 0/1 DESCRIPTION                                              |    |
| Table 9-20: Maximum Return Size Register 0/1 Description                                            |    |
| TABLE 9-21. RETURN DATA COUNT REGISTER 0/1 DESCRIPTION                                              |    |
| TABLE 9-22: ACK RESPONSE STATUS REGISTER 0/1 DESCRIPTION                                            |    |
| TABLE 9-23: LINE CONTROL REGISTER 0/1 DESCRIPTION                                                   |    |
| TABLE 9-25: INTERRUPT STATUS REGISTER 0/1 DESCRIPTION                                               |    |
| TABLE 9-26: ERROR STATUS REGISTER 0/1 DESCRIPTION                                                   |    |
| TABLE 9-20: ERROR STATES REGISTER 0/1 DESCRIPTION  TABLE 9-27: DATA FORMAT REGISTER 0/1 DESCRIPTION |    |
| TABLE 9-28: DELAY ADJUSTMENT REGISTER 1 0/1 DESCRIPTION                                             |    |
| TABLE 9-29: DELAY ADJUSTMENT REGISTER 2 0/1 DESCRIPTION                                             |    |
| TABLE 9-30: DELAY ADJUSTMENT REGISTER 3 0/1 DESCRIPTION                                             |    |
| TABLE 9-31: DELAY ADJUSTMENT REGISTER 4 0/1 DESCRIPTION                                             |    |
| TABLE 9-32: DELAY ADJUSTMENT REGISTER 5 0/1 DESCRIPTION                                             |    |
| TABLE 9-33: DELAY ADJUSTMENT REGISTER 6 0/1 DESCRIPTION                                             |    |
| TABLE 9-34: HS TX TIMER REGISTER 1 0/1 DESCRIPTION                                                  |    |
| TABLE 9-35: HS RX TIMER REGISTER 2 0/1 DESCRIPTION                                                  |    |
| TABLE 9-36: LP TX TIMER REGISTER 1 0/1 DESCRIPTION                                                  |    |
| TABLE 9-37: LP TX TIMER REGISTER 2 0/1 DESCRIPTION                                                  |    |
| Table 9-38: TE Status Register 0/1 Description                                                      |    |
| Table 9-39: SPI Read Register 0/1 Description                                                       |    |
| Table 9-40: Test Register 0/1 Description                                                           |    |
| Table 9-41: TE Count Register 0/1 Description                                                       |    |
| Table 9-42: Analog Control 1 Register Description                                                   |    |
| Table 9-43: Analog Control Register 2 Description                                                   |    |
| Table 9-44: Analog Control Register 3 Description                                                   |    |
| Table 9-45: Analog Control Register 4 Description                                                   |    |
| Table 9-46: Interrupt Output Control Register Description                                           | 80 |
| Table 9-47: Lane Configuration Register Description                                                 | 81 |
| Table 9-48: Delay Adjustment Register 7 0/1 Description                                             | 82 |

**SSD2825** Rev 1.0 P 6/171 Nov 2011 **Solomon Systech** 

| Table 9-49: Input Pin Control Register 1 Description                     | 83  |
|--------------------------------------------------------------------------|-----|
| TABLE 9-50: INPUT PIN CONTROL REGISTER 2 DESCRIPTION                     |     |
| TABLE 9-51: BIDIR PIN CONTROL REGISTER 1 DESCRIPTION                     | 85  |
| Table 9-52: Bidir Pin Control Register 2 Description                     | 86  |
| Table 9-53: Bidir Pin Control Register 3 Description                     | 87  |
| Table 9-54: Bidir Pin Control Register 4 Description                     |     |
| Table 9-55: Bidir Pin Control Register 5 Description                     | 89  |
| Table 9-56: Bidir Pin Control Register 6 Description                     |     |
| Table 9-57: Bidir Pin Control Register 7 Description                     |     |
| Table 9-58: CABC Brightness Control Register 1 Description               |     |
| Table 9-59: CABC Brightness Control Register 2 Description               |     |
| Table 9-60: CABC Brightness Status Register Description                  |     |
| Table 9-61: Read Register 0/1 Description                                |     |
| Table 10-1: SSD2825 Configuration Settings.                              |     |
| Table 10-2: SSD2825 Lane Management                                      |     |
| Table 10-3: SSD28265 Registers                                           |     |
| Table 10-4: Buffer Memory Management for SSD2825                         |     |
| Table 10-5: Operation during Video Mode BLLP Period                      |     |
| TABLE 10-6: DSI STATE CODE AND DC CHARACTERISTICS                        |     |
| Table 10-7: Data Lane Mode Entering/Exiting Sequences                    |     |
| Table 10-8: Start-of-Transmission Sequence.                              |     |
| Table 10-9: End-of-Transmission Sequence                                 |     |
| TABLE 10-10: MIPI ESCAPE MODE ENTRY CODE                                 |     |
| TABLE 10-11: DATA TYPES FOR PROCESSOR-SOURCED PACKETS                    |     |
| TABLE 10-12: DATA TYPES FOR PERIPHERAL-SOURCED PACKETS                   |     |
| TABLE 10-13: PLL SETTING FOR NON-BURST MODE (PLL REFERENCE USING PCLK)   |     |
| TABLE 10-14: PLL SETTING FOR NON-BURST MODE (PLL REFERENCE USING TX_CLK) |     |
| TABLE 10-15: PLL SETTING FOR BURST MODE                                  |     |
| TABLE 10-16: MIPI ERROR REPORT                                           |     |
| TABLE 5-1: MCU INTERFACE DATA PIN MAPPING FOR PARAMETER CYCLE            |     |
| TABLE 5-2: MCU INTERFACE DATA PIN MAPPING FOR DISPLAY DATA PIXEL FORMAT  |     |
| TABLE 12-1: MAXIMUM RATINGS (VOLTAGE REFERENCED TO V <sub>SS</sub> )     |     |
| TABLE 13-1: RECOMMENDED OPERATING CONDITIONS                             |     |
| TABLE 13-1: DC CHARACTERISTICS                                           |     |
| TABLE 13-2: HS TRANSMITTER DC CHARACTERISTICS                            |     |
| TABLE 13-3: LP TRANSMITTER DC CHARACTERISTICS                            |     |
| TABLE 13-4: LP RECEIVER DC CHARACTERISTICS                               |     |
| TABLE 6-1: MCU INTERFACE (TYPE A) TIMING CHARACTERISTICS                 |     |
| TABLE 6-2: MCU INTERFACE (TYPE B) TIMING CHARACTERISTICS                 |     |
| TABLE 14-1: 8 BIT 4 WIRE SPI INTERFACE TIMING CHARACTERISTICS.           |     |
| TABLE 14-2: 8 BIT 3 WIRE SPI INTERFACE TIMING CHARACTERISTICS            |     |
| TABLE 14-3: 24 BIT 5 WIRE SPI INTERFACE TIMING CHARACTERISTICS           |     |
| 1 ADLE 14-4. NOD INTERFACE TIMING CHARACTERISTICS                        | 104 |

 SSD2825
 Rev 1.0
 P 7/171
 Nov 2011
 Solomon Systech

# **FIGURES**

| Figure 4-1: Block Diagram                                                                        | 11  |
|--------------------------------------------------------------------------------------------------|-----|
| FIGURE 5-1: SSD2825 CLOCKING SCHEME                                                              | 13  |
| FIGURE 5-2: SSD2825 WITH MCU / RGB + SPI INTERFACE                                               | 14  |
| FIGURE 10-1: SSD2825 WITH RGB AND SPI INTERFACE USING 1 MIPI LINK                                | 100 |
| FIGURE 10-2: SSD2825 WITH MCU INTERFACE USING 1 MIPI LINK                                        | 102 |
| FIGURE 10-3: SSD2825 WITH RGB AND 2 SPI INTERFACES USING 2 MIPI LINKS                            | 103 |
| FIGURE 4-4: SSD2825 WITH 2 MCU INTERFACES USING 2 MIPI LINKS                                     | 104 |
| FIGURE 10-4: SSD2825 WITH 2 RGB AND 2 SPI INTERFACES (SPLIT DUMP) USING 2 MIPI LINKS             | 105 |
| Figure 10-5: MIPI Line Levels                                                                    |     |
| FIGURE 10-6: SWITCHING THE CLOCK LANE BETWEEN HIGH SPEED MODE AND LOW-POWER MODE                 | 107 |
| FIGURE 10-7: HIGH-SPEED DATA TRANSMISSION IN BURSTS                                              | 109 |
| Figure 10-8: Turnaround Procedure                                                                | 110 |
| Figure 10-9: Low Power Data Transmission                                                         | 112 |
| FIGURE 10-10: TRIGGER – RESET COMMAND IN ESCAPE MODE                                             | 113 |
| FIGURE 10-11: TEARING EFFECT COMMAND IN ESCAPE MODE                                              | 114 |
| FIGURE 10-12: ACKNOWLEDGE COMMAND IN ESCAPE MODE                                                 | 115 |
| FIGURE 10-13: TWO DATA TRANSMISSION MODE (SEPARATE, SINGLE)                                      | 116 |
| FIGURE 10-14: ONE LANE DATA TRANSMISSION EXAMPLE                                                 | 116 |
| FIGURE 10-15: TWO LANE HS TRANSMISSION EXAMPLE                                                   | 116 |
| FIGURE 10-16: ENDIAN EXAMPLE (LONG PACKET)                                                       |     |
| Figure 10-17: Long Packet Structure                                                              |     |
| Figure 10-18: Short Packet Structure                                                             | 118 |
| Figure 10-19: Data Indentifier Structure                                                         |     |
| FIGURE 10-20: 16-BIT PER PIXEL RGB COLOR FORMAT, LONG PACKET FOR MIPI INTERFACE                  | 121 |
| FIGURE 10-21: 18-BIT PER PIXEL— RGB COLOR FORMAT, LONG PACKET FOR MIPI INTERFACE                 | 121 |
| FIGURE 10-22: 18-BIT PER PIXEL IN THREE BYTES – RGB COLOR FORMAT, LONG PACKET FOR MIPI INTERFACE |     |
| FIGURE 10-23: 24-BIT PER PIXEL – RGB COLOR FORMAT, LONG PACKET FOR MIPI INTERFACE                | 122 |
| FIGURE 10-24: ILLUSTRATION OF RGB INTERFACE PARAMETERS FOR NON-BURST MODE WITH SYNC PULSES       |     |
| FIGURE 10-25: ILLUSTRATION OF RGB INTERFACE PARAMETERS FOR NON-BURST MODE WITH SYNC EVENTS AND B |     |
| Mode                                                                                             | 124 |
| FIGURE 10-26: ACKNOWLEDGEMENT HANDLING AFTER NON-READ COMMAND                                    | 130 |
| FIGURE 10-27: ACKNOWLEDGEMENT HANDLING AFTER READ COMMAND                                        | 130 |
| FIGURE 10-28: ILLUSTRATION OF INTERRUPT LATENCY.                                                 | 133 |
| FIGURE 5-1: ILLUSTRATION OF WRITE OPERATION FOR TYPE A, FIXED E MODE INTERFACE                   | 139 |
| FIGURE 5-2: ILLUSTRATION OF READ OPERATION FOR TYPE A, FIXED E MODE INTERFACE                    | 140 |
| FIGURE 5-3: ILLUSTRATION OF WRITE OPERATION FOR TYPE A, CLOCKED E MODE INTERFACE                 | 141 |
| FIGURE 5-4: ILLUSTRATION OF READ OPERATION FOR TYPE A, CLOCKED E MODE INTERFACE                  | 142 |
| FIGURE 5-5: ILLUSTRATION OF WRITE OPERATION FOR TYPE B INTERFACE                                 | 144 |
| FIGURE 5-6: ILLUSTRATION OF READ OPERATION FOR TYPE B INTERFACE                                  | 145 |
| FIGURE 11-1: ILLUSTRATION OF WRITE OPERATION FOR 8 BIT 4 WIRE INTERFACE                          | 146 |
| FIGURE 11-2: ILLUSTRATION OF READ OPERATION FOR 8 BIT 4 WIRE INTERFACE                           | 147 |
| FIGURE 11-3: ILLUSTRATION OF WRITE OPERATION FOR 8 BIT 3 WIRE INTERFACE.                         | 148 |
| FIGURE 11-4: ILLUSTRATION OF READ OPERATION FOR 8 BIT 3 WIRE INTERFACE                           | 149 |
| FIGURE 11-5: ILLUSTRATION OF WRITE OPERATION FOR 24 BIT 3 WIRE INTERFACE                         | 150 |
| FIGURE 11-6: ILLUSTRATION OF READ OPERATION FOR 24 BIT 3 WIRE INTERFACE                          | 151 |
| FIGURE 6-1: MCU INTERFACE (TYPE A) TIMING DIAGRAM                                                |     |
| FIGURE 6-2: MCU INTERFACE (TYPE B) TIMING DIAGRAM                                                | 159 |
| FIGURE 14-1: 8 BIT 4 WIRE SPI INTERFACE TIMING DIAGRAM                                           |     |
| FIGURE 14-2: 8 BIT 3 WIRE SPI INTERFACE TIMING DIAGRAM                                           |     |
| FIGURE 14-3: 24 BIT 3 WIRE SPI INTERFACE TIMING DIAGRAM                                          |     |
| FIGURE 14-4: RGB INTERFACE TIMING DIAGRAM                                                        |     |
| Figure 15-1- Package Information                                                                 |     |
| Figure 15-2- Marking Information                                                                 | 169 |
| Figure 15-3- Tray Information                                                                    |     |

 SSD2825
 Rev 1.0
 P 8/171
 Nov 2011
 Solomon Systech

### 1 GENERAL DESCRIPTION

The SSD2825 IC is an MIPI master bridge chip that connects an application processor with traditional parallel LCD interface and an LCD driver with MIPI slave interface. The SSD2825 supports up to 2 MIPI panels using both parallel RGB, MCU interface and serial SPI interface.

**SSD2825** Rev 1.0 P 9/171 Nov 2011 **Solomon Systech** 

#### 2 FEATURES

- Support 1 or 2 panels 2 independent MIPI links
- Support up to total of 2.4 Gbps over the 2 serial links
- Support up to 4 data lanes for Primary Panel and 2 data lanes for Secondary
- Number of signals is significantly reduced when compare to traditional RGB/MCU transfer
- Support up to 1366 pixels per display row in Video mode
- Reduce power consumption and decrease EMI by using low amplitude signal differential pair for serial data.
- Support parallel VISSI interface (DPI 2.0) up to 24 bits
- Support serial SPI interface (DBI 2.0) up to 16 bits
- Support both command mode and video mode in MIPI DSI standard
- Support 16, 18 and 24 bit per pixel in Raw or Pixel mode for command mode
- Support independent bi-directional data transfer (forward link in High Speed and Power mode and reverse link in Low Power mode) for each DSI
- Support Ultra low power mode in idle state for each DSI
- Support CABC function for Video mode
- On-chip PLL with variable output frequency
- Power supply: (VDDD) 1.2V +/-10%
- IO Power supply: (VDDA and VDDIO)  $1.8 \sim 3.3 \text{V} + /-10\%$
- Support of MIPI standard DSI(v1.01.00), DCS(v1.02.00), D-PHY (v0.90.00)

#### 2.1 References

- MIPI Alliance Standard for Display Serial Interface, version 1.01
- MIPI Alliance Standard for Display Command Set, version 1.02
- MIPI Alliance Standard for D-PHY, version 0.90
- MIPI Alliance Standard for Display Bus Interface, version 2.0
- MIPI Alliance Standard for Display Pixel Interface, version 2.0

#### 2.2 Definitions

- HS High Speed
- SPI Type C interface option 1 of MIPI Alliance Standard for Display Bus Interface v2.0 (DBI-2)
- LP Low Power
- MCU Type B interface of MIPI Alliance Standard for Display Bus Interface v2.0 (DBI-2)
- ULPS Ultra Low Power State
- RGB MIPI Alliance Standard for Display Pixel Interface v2.0 (DPI-2)
- VC Virtual Channel
- DSI 0 DSI Engine 0 in SSD2825
- DSI\_1 DSI Engine 1 in SSD2825

SSD2825 | Rev 1.0 | P 10/171 | Nov 2011 | Solomon Systech

### 3 ORDERING INFORMATION

**Table 3-1: Ordering Information** 

| Ordering Part Number | Package Form            |
|----------------------|-------------------------|
| SSD2825QL9           | 128 LQFP (in Tray form) |

### 4 BLOCK DIAGRAM

Figure 4-1: Block Diagram



**SSD2825** Rev 1.0 P 11/171 Nov 2011 **Solomon Systech** 

#### 5 FUNCTIONAL DESCRIPTION

#### 5.1 Functional Blocks

#### 5.1.1 Clock and Reset Module

The Clock and Reset Module control the generation of the operation clock for the whole system.

#### **5.1.2** External Interface Module

The External Interface Module controls the communication with the host processor. Two types of interface are supported:

- Parallel RGB Interface for dumb display controller. 16 bit, 18 bit and 24 bit data bus width are supported
- Serial SPI interface supports three modes by setting PS1 and PS0:
  - 8 Bit 3 Wire (SCSX, SCK, DIN, DOUT)
  - 8 Bit 4 Wire (SCSX, SCK, SD/C#, DIN, DOUT)
  - 24 Bit 3 Wire (SCSX, SCK, DIN, DOUT)

User can use RGB + SPI interface by setting the IF SEL and IF SEL2 pin.

- MUC interface supports six modes by setting PS[4:2]:
  - 8 bit MCU interface (MIPI DBI type B)
  - 16 bit MCU interface (MIPI DBI type B)
  - 8 bit MCU interface (MIPI DBI type A, fixed E or clocked E mode)
  - 16 bit MCU interface (MIPI DBI type A, fixed E or clocked E mode)
  - 24 bit MCU interface (MIPI DBI type B)
  - 24 bit MCU interface (MIPI DBI type A, fixed E or clocked E mode)

#### **5.1.3 Protocol Control Unit (PCU)**

The PCU handles outgoing and incoming data stream including:

- Decide the packet type to be sent when an event comes in
- How to react to the received packet.

#### **5.1.4 Packet Processing Unit (PPU)**

The PPU is in charge of packet assembly and disassembly. During transmission, the PPU constructs the packet according to the instruction from the PCU. During reception, the PPU extracts information from the incoming packet and pass the information to the PCU.

#### 5.1.5 Error Correction Code / Cyclic Redundancy Check (ECC/CRC)

During transmission, the ECC/CRC module generates ECC or CRC for outgoing bit stream.

During reception, the ECC/CRC module checks the correctness of the ECC and CRC field of the incoming stream.

- If 1 bit error is detected in the data and ECC field, the ECC module will correct the error.
- If more than 1 bit of error is detected in the data and ECC field, the ECC module will report the error.
- If error is detected in the data and CRC field, the CRC module will report the error.

#### 5.1.6 Internal Long and Short Buffer

The internal buffers serve as temporary storage for incoming data from the host processor. After a complete packet is written into the buffer, the SSD2825 will send out the packet.

#### 5.1.7 D-PHY Controller

The D-PHY Controller is in charge of the communication with the Analog Transceiver. During transmission, it receives data from PPU and informs the analog transmitter how to transmit. During reception, it receives data from analog receiver and passes the data to the PPU for further processing. At the same time, it is also performing the handshaking process, such as, bus turn around and switching between different modes.

**SSD2825** | Rev 1.0 | P 12/171 | Nov 2011 | **Solomon Systech** 

#### 5.1.8 Analog Transceiver

The Analog Transceiver is front-end for signal communication with MIPI slave. High speed parallel data from D-PHY controller is serialized and transmitted by the high speed transmitter. For control operation, low power transmitter and receiver are used while contention detection is implemented for checking the state conflict.

#### 5.1.9 PLL

The PLL uses either the TX\_CLK or the PCLK as reference clock source to generate operating clock for the whole system.

When powering up SSD2825, the PLL is in sleep mode. The system will operate at TX CLK until PLL is locked.

In HS mode, the PLL output clock is used to generate the clock and data on the MIPI lane. User shall program the PLL such that its output frequency is the same as the data rate required on each data lane.

Refer to SSD2825 Application Note for details in programming the PLL.



Figure 5-1: SSD2825 Clocking Scheme

### 5.2 Interface Configuration

The SSD2825 supports two interface configurations:

- RGB + SPI interface.
- MCU interface

Multiple displays can be supported.

**SSD2825** | Rev 1.0 | P 13/171 | Nov 2011 | **Solomon Systech** 

#### 5.2.1 RGB + SPI Interface

To select this configuration, the user shall:

- set the IF\_SEL pin to low
- select the desired SPI interface by setting PS[1:0]

Below is the interface diagram for the SSD2825 driving 1 MIPI panel. Two types of interface are supported which are RGB and SPI interfaces. The interfaces can be selected through the IF SEL and PS[1:0] pins.



Figure 5-2: SSD2825 with MCU / RGB + SPI Interface

SSD2825 | Rev 1.0 | P 14/171 | Nov 2011 | Solomon Systech

### 6 SSD2825QL9 Pin Assignment

Table 6-1: SSD2825 Pinout Diagram – 128 LQFP



**SSD2825** Rev 1.0 P 15/171 Nov 2011 **Solomon Systech** 

Table 6-2: SSD2825 Pin Assignment

|       | Table 6-2: SSD2825 Pin Assignment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |              |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|--|--|--|
| Pad # |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     | Signal       |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | NC           |  |  |  |
| 2     | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 66  | VSSIO        |  |  |  |
| 3     | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 67  | VDD3IO       |  |  |  |
| 4     | MGNDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 68  | VSYNC        |  |  |  |
|       | DATAP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | DATA[0]      |  |  |  |
|       | DATAN0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | DATA[1]      |  |  |  |
|       | MGNDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DATA[2]      |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | DATA[3]      |  |  |  |
|       | DATAP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | DATA[3]      |  |  |  |
|       | DATAN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | DATA[4]      |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | DATA[5]      |  |  |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |              |  |  |  |
|       | MGNDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DATA[7]      |  |  |  |
|       | CLKP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DATA[8]      |  |  |  |
|       | CLKN0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DATA[9]      |  |  |  |
|       | MGNDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DATA[10]     |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | DATA[11]     |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | DATA[12]     |  |  |  |
|       | MGNDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DATA[13]     |  |  |  |
| 19    | DATAP2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 83  | DATA[14]     |  |  |  |
| 20    | DATAN2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 84  | DATA[15]     |  |  |  |
| 21    | MGNDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 85  | DATA[16]     |  |  |  |
| 22    | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | DATA[17]     |  |  |  |
| 23    | DATAP3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | DATA[18]     |  |  |  |
|       | DATAN3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | DATA[19]     |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | DATA[20]     |  |  |  |
|       | MGNDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DATA[21]     |  |  |  |
|       | CLKP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DATA[22]     |  |  |  |
|       | CLKN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DATA[23]     |  |  |  |
|       | MGNDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | CSX1         |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | CSX1         |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | MDVDD        |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | MDGND        |  |  |  |
|       | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |              |  |  |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     | NC           |  |  |  |
|       | NC MANUEL |     | NC<br>Vigoro |  |  |  |
|       | MAVDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | VSSIO        |  |  |  |
|       | MGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     | VDD3IO       |  |  |  |
|       | MAVDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | SYS_CLK_OUT  |  |  |  |
|       | MGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     | TE_1         |  |  |  |
|       | MAVDD3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     | TE_0         |  |  |  |
|       | TEST[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     | INT_1        |  |  |  |
|       | TEST[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     | INT_0        |  |  |  |
|       | TEST[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     | VSSIOC       |  |  |  |
|       | PS[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | TX_CLK_XIO   |  |  |  |
|       | PS[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | TX_CLK_XIN   |  |  |  |
| 45    | PS[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | VDD3IOC      |  |  |  |
|       | PS[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 110 | TX CLK       |  |  |  |
|       | PS[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | IF SEL2      |  |  |  |
|       | MIPI RESET B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     | IF SEL       |  |  |  |
|       | MDVDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | DBCL         |  |  |  |
|       | VSSIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | MDGND        |  |  |  |
|       | VDD3IO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | MDVDD        |  |  |  |
|       | SDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     | VCC12A       |  |  |  |
|       | SDI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     | VCC12A       |  |  |  |
|       | SCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     | GND12A       |  |  |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |              |  |  |  |
|       | SDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     | GND12A       |  |  |  |
| 56    | SHUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 120 | MAVDD        |  |  |  |

**SSD2825** Rev 1.0 P 16/171 Nov 2011 **Solomon Systech** 

| 57 CM        | 121 MGND   |
|--------------|------------|
| 58 DEN       | 122 ATC[1] |
| 59 HSYNC     | 123 ATC[0] |
| 60 PIXEL_CLK | 124 TAPAD1 |
| 61 MDVDD     | 125 TAPAD2 |
| 62 MDGND     | 126 MAVDD  |
| 63 NC        | 127 MGND   |
| 64 NC        | 128 NC     |

**SSD2825** Rev 1.0 P 17/171 Nov 2011 **Solomon Systech** 

# 7 Pin Description

### SSD2825 Pin Function Description

Key:

I = Input O =Output

I/O = Bi-directional (input/output)

P = Power pin GND = System VSS

**Table 7-1: Power Supply Pins** 

| Name     | Туре           | Connect to | Function                         | Description                                                         | When in use | not |
|----------|----------------|------------|----------------------------------|---------------------------------------------------------------------|-------------|-----|
| MGND     |                |            |                                  | Ground for the internal analog circuit and analog interface IO pads | -           |     |
| MDGND    |                |            | Ground of Power<br>Supply        | Ground for the internal digital circuit                             | -           |     |
| GND12A   | р              | GND        |                                  | Ground for the PLL                                                  | -           |     |
| VSSIO    | Г              | GND        |                                  | Crowned for the digital interfero IO made                           |             |     |
| VSIOC    |                |            |                                  | Ground for the digital interface IO pads                            | -           |     |
| MGNDS    |                |            |                                  | Ground for the differential signals                                 | -           |     |
| MAVDD    |                |            | Power for Analog<br>Circuits     | Power supply for the internal analog circuit. (1.2V +/-10%)         | -           |     |
| MDVDD    |                |            | Power for Digital<br>Circuits    | Power supply for the internal digital circuit. (1.2V +/-10%)        | 1           |     |
| VCC12A   |                |            | Power for PLL<br>Circuits        | Power supply for the PLL circuit. (1.2V +/-10%)                     | -           |     |
| MAVDD3V  | P Power supply |            | Power for Analog<br>Interface IO | Power supply for the analog interface IO pads. (3.3V +/-10%)        |             |     |
| ATC[1:0] |                |            | Power for HS<br>Circuits         | Power supply for the high speed circuit. (3.3V +/-10%)              | -           |     |
| VDD3IO   |                |            | Power for Digital                | Power supply for the digital interface IO pads (3.3V                | -           |     |
| VDD3IOC  |                |            | Interface IO                     | +/- 10%)                                                            | -           |     |

**SSD2825** Rev 1.0 P 18/171 Nov 2011 **Solomon Systech** 

Table 7-2: MIPI Pins

| Name   | Type | Connect to           | Function                                                                                                                                        | Description                                                                                                                                     | When not in use |
|--------|------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| CLKP0  |      |                      |                                                                                                                                                 | Positive differential clock signal for DSI_0                                                                                                    |                 |
| CLKN0  |      |                      |                                                                                                                                                 | Negative differential clock signal for DSI_0                                                                                                    |                 |
| CLKP1  | O    |                      |                                                                                                                                                 | Positive differential clock signal for DSI_1                                                                                                    |                 |
| CLKN1  |      |                      |                                                                                                                                                 | Negative differential clock signal for DSI_1                                                                                                    |                 |
| DATAP0 | I/O  |                      |                                                                                                                                                 | Positive differential data signal 0 for DSI_0                                                                                                   |                 |
| DATAN0 | I/O  |                      |                                                                                                                                                 | Negative differential data signal 0 for DSI_0                                                                                                   |                 |
| DATAP1 |      | _                    |                                                                                                                                                 | Positive differential data signal 1 for DSI_0                                                                                                   |                 |
| DATAN1 | О    | MIPI Rx MIPI Signals |                                                                                                                                                 | Negative differential data signal 1 for DSI_0                                                                                                   |                 |
| DATAP2 | 7/0  |                      | MIDIDE                                                                                                                                          | Positive differential data signal 2 for DSI_0 or Positive differential data signal 0 for DSI_1                                                  | Open            |
| DATAN2 | I/O  |                      |                                                                                                                                                 | Negative differential data signal 2 for DSI_0 or Negative differential data signal 0 for DSI_1                                                  |                 |
| DATAP3 |      |                      |                                                                                                                                                 | Positive differential data signal 3 for DSI_0 or Positive differential data signal 2 for DSI_0 or Positive differential data signal 1 for DSI_1 |                 |
| DATAN3 | -0   |                      | Negative differential data signal 3 for DSI_0 or Negative differential data signal 2 for DSI_0 or Negative differential data signal 1 for DSI_1 |                                                                                                                                                 |                 |

**SSD2825** Rev 1.0 P 19/171 Nov 2011 **Solomon Systech** 

**Table 7-3: Interface Logic Pins** 

| Name                   | Туре | Connect to                                                        | Function                                                                       | Description                                                                                                                                                                                                        | When not in use  |
|------------------------|------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| DATA[23:0]             | I/O  |                                                                   |                                                                                | RGB data for RGB interface<br>MCU data for MCU interface                                                                                                                                                           | Open             |
| VSYNC /<br>E /<br>WRX  |      | - E clock signal fo<br>(This is for MIPI I<br>- Write enable sign |                                                                                | - Vsync for RGB interface - E clock signal for MCU interface (This is for MIPI DBI type A interface) - Write enable signal for MCU interface. Enabled when low. (This is for MIPI DBI type B interface)            | VDD3IO or<br>GND |
| PCLK /<br>RWX /<br>RDX |      | AP                                                                | cycle when high, write cycle when low. (This is for MIPI DBI type A interface) | - PCLK for RGB interface - Read/Write selection signal for MCU interface. Read cycle when high, write cycle when low. (This is for MIPI DBI type A interface) - Read enable signal for MCU interface. Enabled when | VDD3IO or<br>GND |
| DEN /<br>DCX           | ],   |                                                                   |                                                                                |                                                                                                                                                                                                                    | VDD3IO or<br>GND |
| HSYNC                  |      |                                                                   |                                                                                | Hsync for RGB interface                                                                                                                                                                                            | VDD3IO or<br>GND |
| SDC                    |      |                                                                   |                                                                                | Data or command for SPI interface (for 8 bit 4 wire)                                                                                                                                                               | VDD3IO or<br>GND |
| CSX0                   |      |                                                                   |                                                                                | Chip select of DSI_0 for SPI interface                                                                                                                                                                             | VDD3IO           |
| CSX1                   |      |                                                                   | SPI                                                                            | Chip select of DSI_1 for SPI interface                                                                                                                                                                             | VDD3IO           |
| SCK                    | =    |                                                                   | Interface                                                                      | Serial clock for SPI interface (for 8 bit 3 wire, 8 bit 4 wire, 24 bit 3 wire)                                                                                                                                     | VDD3IO or<br>GND |
| SDI                    |      |                                                                   |                                                                                | Serial data input for SPI interface (for 8 bit 3 wire, 8 bit 4 wire, 24 bit 3 wire)                                                                                                                                | VDD3IO or<br>GND |
| SDO                    | О    | -                                                                 |                                                                                | Serial data output for SPI interface (for 8 bit 3 wire, 8 bit 4 wire, 24 bit 3 wire)                                                                                                                               | Open             |

**SSD2825** Rev 1.0 P 20/171 Nov 2011 **Solomon Systech** 

**Table 7-4: Miscellaneous Pins** 

| Name             | Туре | Connect to       | Function          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       | When not use  | t in |
|------------------|------|------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| СМ               |      |                  |                   | Color mode control signal for RGB interface - 1: 8-color display mode - 0: 16M/262k/64k color display mode                                                                                                                                                                                                                                                                                                                                        | -             |      |
| SHUT             |      |                  |                   | Shutdown signal of RGB interface (to put the driver into sleep mode) when if_sel is 0 1: The panel is shut down - 0: The panel is operating                                                                                                                                                                                                                                                                                                       | VDD3IO        |      |
| IF_SEL           |      |                  |                   | Interface selection signal  - 0: A combination of RGB and SPI interface is selected  - 1: MCU interface is selected                                                                                                                                                                                                                                                                                                                               | VDD3IO<br>GND | or   |
| IF_SEL2          |      |                  |                   | Interface selection signal for DSI_1 - 0: SPI interface is selected - 1: MCU interface is selected                                                                                                                                                                                                                                                                                                                                                | VDD3IO<br>GND | or   |
|                  | I    | VDD3IO or<br>GND |                   | Interface selection signal PS[1:0] is for SPI interface - 00: 3 wire 24 bit SPI interface - 01: 3 wire 8 bit SPI interface - 10: 4 wire 8 bit SPI interface - 11: No SPI interface PS[4:2] is for the MCU interface                                                                                                                                                                                                                               |               |      |
| PS[4:0]          |      |                  | Control<br>Signal | <ul> <li>When IF_SEL is 1</li> <li>000: 8 bit MCU interface (MIPI DBI type B)</li> <li>001: 16 bit MCU interface (MIPI DBI type B)</li> <li>010: 8 bit MCU interface (MIPI DBI type A, fixed E or clocked E mode)</li> <li>011: 16 bit MCU interface (MIPI DBI type A, fixed E or clocked E mode)</li> <li>10x: 24 bit MCU interface (MIPI DBI type B)</li> <li>11x: 24 bit MCU interface (MIPI DBI type A, fixed E or clocked E mode)</li> </ul> | VDD3IO<br>GND | or   |
| TX_CLK           |      | External<br>CLK  |                   | TEST[2:0] = 000b. Input system clock. 8 ~ 30MHz  TEST[2:0] = 001b. Select input crystal range for the crystal oscillator input 0:8Mhz to 12Mhz - 1:12Mhz to 30Mhz                                                                                                                                                                                                                                                                                 | VDD3IO<br>GND | or   |
| TX_CLK_XI<br>N   |      | External CLK     |                   | Crystal input. It is only valid during TEST[2:0] = 001b 8 ~ 30MHz                                                                                                                                                                                                                                                                                                                                                                                 | VDD3IO<br>GND | or   |
| TX_CLK_XI<br>O   | I/O  | -                |                   | Crystal inout. It is only valid during TEST[2:0] = 001b. In other mode, tie this pin to 1 in other mode.                                                                                                                                                                                                                                                                                                                                          | VDD3IO        |      |
| SYS_CLK_O<br>UT  | О    | -                |                   | Output system clock for MIPI slave                                                                                                                                                                                                                                                                                                                                                                                                                | Open          |      |
| INT_0            | О    | -                |                   | Output active low interrupt signal from DSI_0                                                                                                                                                                                                                                                                                                                                                                                                     | Open          |      |
| INT_1            | О    | -                |                   | Output active low interrupt signal from DSI_1                                                                                                                                                                                                                                                                                                                                                                                                     | Open          |      |
| TE_0             | O    | -                |                   | Output tearing effect signal from DSI_0                                                                                                                                                                                                                                                                                                                                                                                                           | Open          |      |
| TE_1             | О    | -                |                   | Output tearing effect signal from DSI_1                                                                                                                                                                                                                                                                                                                                                                                                           | Open          |      |
| MIPI_RESET<br>_B | Ι    | VDD3IO or<br>GND |                   | Active low reset signal to the chip                                                                                                                                                                                                                                                                                                                                                                                                               | VDD3IO        |      |
| TEST[2:0]        | I    | VDD3IO or GND    | Test Signals      | Test mode selection. Connect to ground for normal mode operation.                                                                                                                                                                                                                                                                                                                                                                                 | GND           |      |

**SSD2825** Rev 1.0 P 21/171 Nov 2011 **Solomon Systech** 

| TAPAD[2:1] I/O VD<br>GN | DD3IO or<br>ND | Analog test pad | Open |
|-------------------------|----------------|-----------------|------|
|-------------------------|----------------|-----------------|------|

MCU interface signals are multiplexed differently with the RGB interface signals to save pin count. Moreover, the MCU interface type is controlled by ps[4:2]. The table above shows the multiplexing scheme.

Table 0-1: Multiplexing Scheme for RGB and MCU Interface

| Pad Name   | RGB Signals | MCU Signals |            |
|------------|-------------|-------------|------------|
|            |             | DBI Type A  | DBI Type B |
| PCLK       | PCLK        | RWX         | RDX        |
| VSYNC      | VSYNC       | Е           | WRX        |
| DEN        | DEN         | DCX         | DCX        |
| DATA[23:0] | DATA[23:0]  | DATA[23:0]  | DATA[23:0] |

**SSD2825** Rev 1.0 P 22/171 Nov 2011 **Solomon Systech** 

Table 8-1: SSD2825 Register Summary for csx0

| Offset | Name                                    | Mnemonic | Reset   |
|--------|-----------------------------------------|----------|---------|
|        |                                         |          | Value   |
| 0xB0   | Device Identification Register          | DIR      | 0x2825  |
| 0xB1   | RGB Interface Control Register 1        | VICR1    | 0x020A  |
| 0xB2   | RGB Interface Control Register 2        | VICR2    | 0x0214  |
| 0xB3   | RGB Interface Control Register 3        | VICR3    | 0x0428  |
| 0xB4   | RGB Interface Control Register 4        | VICR4    | 0x0280  |
| 0xB5   | RGB Interface Control Register 5        | VICR5    | 0x01E0  |
| 0xB6   | RGB Interface Control Register 6        | VICR6    | 0x0004  |
| 0xB7   | Configuration Register 0                | CFGR_0   | 0x0301  |
| 0xB8   | VC Control Register 0                   | VCR_0    | 0x0045  |
| 0xB9   | PLL Control Register                    | PCR      | 0x0000  |
| 0xBA   | PLL Configuration Register              | PLCR     | 0x8120  |
| 0xBB   | Clock Control Register 0                | CCR_0    | 0x0003  |
| 0xBC   | Packet Size Control Register 1 0        | PSCR1_0  | 0x0000  |
| 0xBD   | Packet Size Control Register 2 0        | PSCR2_0  | 0x0000  |
| 0xBE   | Packet Size Control Register 3 0        | PSCR3_0  | 0x0100  |
| 0xBF   | Packet Drop Register 0                  | PDR 0    | 0x0000  |
| 0xC0   | Operation Control Register 0            | OCR 0    | 0x0000  |
| 0xC1   | Maximum Return Size Register 0          | MRSR 0   | 0x0001  |
| 0xC2   | Return Data Count Register 0            | RDCR 0   | 0x0000  |
| 0xC3   | ACK Response Register 0                 | ARSR 0   | 0x0000  |
| 0xC4   | Line Control Register 0                 | LCR 0    | 0x0000  |
| 0xC5   | Interrupt Control Register 0            | ICR 0    | 0x0080  |
| 0xC6   | Interrupt Status Register 0             | ISR 0    | 0xFF06  |
| 0xC7   | Error Status Register 0                 | ESR 0    | 0x0000  |
| 0xC8   | Data Format Register 0                  | DFR 0    | 0x0000  |
| 0xC9   | Delay Adjustment Register 1 0           | DAR1 0   | 0x1402  |
| 0xCA   | Delay Adjustment Register 2 0           | DAR2 0   | 0x2803  |
| 0xCB   | Delay Adjustment Register 3 0           | DAR3_0   | 0x0416  |
| 0xCC   | Delay Adjustment Register 4 0           | DAR4 0   | 0x0A0A  |
| 0xCD   | Delay Adjustment Register 5 0           | DAR5 0   | 0x1000  |
| 0xCE   | Delay Adjustment Register 6 0           | DAR6 0   | 0x0405  |
| 0xCF   | HS TX Timer Register 1 0                | HTTR1 0  | 0x0000  |
| 0xD0   | HS TX Timer Register 2 0                | HTTR2 0  | 0x0010  |
| 0xD1   | LP RX Timer Register 1 0                | LRTR1 0  | 0x0000  |
| 0xD2   | LP RX Timer Register 2 0                | LRTR2 0  | 0x0010  |
| 0xD3   | TE Status Register 0                    | TSR 0    | 0x0000  |
| 0xD4   | SPI Read Register 0                     | LRR 0    | 0x00FA  |
| 0xD5   | PLL Lock Register                       | PLLR     | 0x1450  |
| 0xD6   | Test Register 0                         | TR 0     | 0x0005  |
| 0xD7   | TE Count Register 0                     | TECR 0   | 0x0001  |
| 0xD8   | Analog Control Register 1               | ACR1     | 0x121C  |
| 0xD9   | Analog Control Register 2               | ACR2     | 0x0000  |
| 0xDA   | Analog Control Register 3               | ACR3     | 0x0000  |
| 0xDB   | Analog Control Register 4               | ACR4     | 0x0324  |
| 0xDC   | Interrupt Output Control Register 0     | IOCR 0   | 0x0000  |
| 0xDD   | RGB Interface Control Register 7        | VICR7    | 0x0000  |
| 0xDE   | Lane Configuration Register             | LCFR     | 0x0301  |
| 0xDF   | Delay Adjustment Register 7             | DAR7     | 0x0010  |
| 0xE0   | Input Pin Control Register 1            | IPCR1    | 0x5556  |
|        | 1 111 00 1 111 00 110 110 110 110 110 1 | 11 0101  | 0410000 |

**SSD2825** Rev 1.0 P 23/171 Nov 2011 **Solomon Systech** 

| Offset | Name                               | Mnemonic | Reset  |
|--------|------------------------------------|----------|--------|
|        |                                    |          | Value  |
| 0xE2   | Bidir Pin Control Register 1       | BICR1    | 0x2AD6 |
| 0xE3   | Bidir Pin Control Register 2       | BICR2    | 0x414A |
| 0xE4   | Bidir Pin Control Register 3       | BICR3    | 0x2110 |
| 0xE5   | Bidir Pin Control Register 4       | BICR4    | 0x2188 |
| 0xE6   | Bidir Pin Control Register 5       | BICR5    | 0x210C |
| 0xE7   | Bidir Pin Control Register 6       | BICR6    | 0x2114 |
| 0xE8   | Bidir Pin Control Register 7       | BICR7    | 0x2948 |
| 0xE9   | CABC Brightness Control Register 1 | CBCR1    | 0x0000 |
| 0xEA   | CABC Brightness Control Register 2 | CBCR2    | 0x6900 |
| 0xEB   | CABC Brightness Status Register    | CBSR     | 0x0000 |
| 0xFF   | Read Register 0                    | RR_0     | 0x0000 |

Note: (\*) – Only 1 physical register is available by 2 chip selects(csx0 and csx1)

**SSD2825** Rev 1.0 P 24/171 Nov 2011 **Solomon Systech** 

Table 8-2: SSD2825 Register Summary for csx1

| Offset       | Name                                | Mnemonic | Reset<br>Value   |
|--------------|-------------------------------------|----------|------------------|
| 0xB0         | Device Identification Register      | DIR      | 0x2825           |
| 0xB1         | RGB Interface Control Register 1    | VICR1    | 0x020A           |
| 0xB2         | RGB Interface Control Register 2    | VICR2    | 0x0214           |
| 0xB3         | RGB Interface Control Register 3    | VICR3    | 0x0428           |
| 0xB4         | RGB Interface Control Register 4    | VICR4    | 0x0280           |
| 0xB5         | RGB Interface Control Register 5    | VICR5    | 0x01E0           |
| 0xB6         | RGB Interface Control Register 6    | VICR6    | 0x0004           |
| 0xB7         | Configuration Register 0            | CFGR 0   | 0x0301           |
| 0xB8         | VC Control Register 0               | VCR 0    | 0x0045           |
| 0xB9         | PLL Control Register                | PCR      | 0x0000           |
| 0xBA         | PLL Configuration Register          | PLCR     | 0x8120           |
| 0xBB         | Clock Control Register 0            | CCR 0    | 0x0003           |
| 0xBC         | Packet Size Control Register 1 0    | PSCR1 0  | 0x0000           |
| 0xBD         | Packet Size Control Register 2 0    | PSCR2 0  | 0x0000           |
| 0xBE         | Packet Size Control Register 3 0    | PSCR3 0  | 0x0100           |
| 0xBF         | Packet Drop Register 0              | PDR 0    | 0x0000           |
| 0xC0         | Operation Control Register 0        | OCR 0    | 0x0000           |
| 0xC1         | Maximum Return Size Register 0      | MRSR 0   | 0x0001           |
| 0xC2         | Return Data Count Register 0        | RDCR 0   | 0x0000           |
| 0xC3         | ACK Response Register 0             | ARSR 0   | 0x0000           |
| 0xC4         | Line Control Register 0             | LCR 0    | 0x0000           |
| 0xC5         | Interrupt Control Register 0        | ICR 0    | 0x0080           |
| 0xC6         | Interrupt Status Register 0         | ISR 0    | 0xFF06           |
| 0xC7         | Error Status Register 0             | ESR 0    | 0x0000           |
| 0xC8         | Data Format Register 0              | DFR 0    | 0x0000           |
| 0xC9         | Delay Adjustment Register 1 0       | DAR1 0   | 0x1402           |
| 0xCA         | Delay Adjustment Register 2 0       | DAR2 0   | 0x2803           |
| 0xCB         | Delay Adjustment Register 3 0       | DAR3 0   | 0x0416           |
| 0xCC         | Delay Adjustment Register 4 0       | DAR4 0   | 0x0A0A           |
| 0xCD         | Delay Adjustment Register 5 0       | DAR5 0   | 0x1000           |
| 0xCE         | Delay Adjustment Register 6 0       | DAR6 0   | 0x0405           |
| 0xCF         | HS TX Timer Register 1 0            | HTTR1 0  | 0x0000           |
| 0xD0         | HS TX Timer Register 2 0            | HTTR2 0  | 0x0010           |
| 0xD1         | LP RX Timer Register 1 0            | LRTR1 0  | 0x0000           |
| 0xD2         | LP RX Timer Register 2 0            | LRTR2 0  | 0x0010           |
| 0xD3         | TE Status Register 0                | TSR 0    | 0x0000           |
| 0xD4         | SPI Read Register 0                 | LRR 0    | 0x00FA           |
| 0xD5         | PLL Lock Register                   | PLLR     | 0x1450           |
| 0xD6         | Test Register 0                     | TR 0     | 0x0005           |
| 0xD7         | TE Count Register 0                 | TECR 0   | 0x0001           |
| 0xD8         | Analog Control Register 1           | ACR1     | 0x121C           |
| 0xD9         | Analog Control Register 2           | ACR2     | 0x0000           |
| 0xDA         | Analog Control Register 3           | ACR3     | 0x0000           |
| 0xDA         | Analog Control Register 4           | ACR4     | 0x0324           |
| 0xDC         | Interrupt Output Control Register 0 | IOCR_0   | 0x0000           |
| 0xDC         | RGB Interface Control Register 7    | VICR7    | 0x0000           |
| 0xDE         | Lane Configuration Register         | LCFR     | 0x0301           |
| 0xDE<br>0xDF | Delay Adjustment Register 7         | DAR7     | 0x0010           |
| 0xD1         | Input Pin Control Register 1        | IPCR1    | 0x5556           |
| 0xE0         | Input Pin Control Register 2        | IPCR2    | 0x0055           |
| 0xE1         | Bidir Pin Control Register 1        | BICR1    | 0x0033           |
| 0xE2         | Bidir Pin Control Register 2        | BICR2    | 0x2AD6<br>0x414A |
|              |                                     |          |                  |
| 0xE4         | Bidir Pin Control Register 3        | BICR3    | 0x2110           |

**SSD2825** Rev 1.0 P 25/171 Nov 2011 **Solomon Systech** 

| Offset | Name                               | Mnemonic | Reset  |
|--------|------------------------------------|----------|--------|
|        |                                    |          | Value  |
| 0xE5   | Bidir Pin Control Register 4       | BICR4    | 0x2188 |
| 0xE6   | Bidir Pin Control Register 5       | BICR5    | 0x210C |
| 0xE7   | Bidir Pin Control Register 6       | BICR6    | 0x2114 |
| 0xE8   | Bidir Pin Control Register 7       | BICR7    | 0x2948 |
| 0xE9   | CABC Brightness Control Register 1 | CBCR1    | 0x0000 |
| 0xEA   | CABC Brightness Control Register 2 | CBCR2    | 0x6900 |
| 0xEB   | CABC Brightness Status Register    | CBSR     | 0x0000 |
| 0xFF   | Read Register 0                    | RR_0     | 0x0000 |

Note : (\*) – Only 1 physical register is available by 2 chip selects(csx0 and csx1)

**SSD2825** Rev 1.0 P 26/171 Nov 2011 **Solomon Systech** 

### 9 COMMAND DESCRIPTION

# 9.1 Device Identification Register

Offset Address

| DIR   | Device Identification Register 0xB0 |      |    |      |       |    |   |   |
|-------|-------------------------------------|------|----|------|-------|----|---|---|
| BIT   | 15                                  | 14   | 13 | 12   | 11    | 10 | 9 | 8 |
| NAME  |                                     |      |    | DIR[ | 15:8] |    |   |   |
| TYPE  |                                     |      |    | R    | O     |    |   |   |
| RESET |                                     |      |    | 0x   | 28    |    |   |   |
|       |                                     |      |    |      |       |    |   |   |
| BIT   | 7                                   | 6    | 5  | 4    | 3     | 2  | 1 | 0 |
| NAME  | DIR[7:0]                            |      |    |      |       |    |   |   |
| TYPE  | RO                                  |      |    |      |       |    |   |   |
| RESET |                                     | 0x25 |    |      |       |    |   |   |
|       |                                     |      |    |      |       |    |   |   |

**Table 9-1: Device Identification Register Description** 

| Name            | Description                  | Setting |
|-----------------|------------------------------|---------|
| DIR<br>Bit 15-0 | Device Identification Number | 0x2825  |

 SSD2825
 Rev 1.0
 P 27/171
 Nov 2011
 Solomon Systech

# 9.2 RGB Interface Control Register 1

Offset Address

| VICR1 | RGB Interface Control Register 1 0xB1(csx0) |    |    |    |    |    |   |   |
|-------|---------------------------------------------|----|----|----|----|----|---|---|
| BIT   | 15                                          | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| NAME  |                                             |    |    | VS | SA |    |   |   |
| TYPE  | RW                                          |    |    |    |    |    |   |   |
| RESET |                                             |    |    | 0x | 02 |    |   |   |
|       |                                             |    |    |    |    |    |   |   |
| BIT   | 7                                           | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| NAME  | HSA                                         |    |    |    |    |    |   |   |
| TYPE  | RW                                          |    |    |    |    |    |   |   |
| RESET | 0x0A                                        |    |    |    |    |    |   |   |
|       |                                             |    |    |    |    |    |   |   |

**Table 9-2: RGB Interface Control Register 1 Description** 

| Name                | Description                                                                                                                                                                                                                    | Setting                 |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| <b>VSA</b> Bit 15-8 | Vertical Sync Active Period – These bits specify the Vsync active period. The Vsync active period is from the Vsync falling edge to rising edge, in terms of Hsync pulses. It is only used in non-burst mode with Sync pulses. | The minimum value is 1. |
| HSA<br>Bit 7-0      | Horizontal Sync Active Period – These bits specify the Hsync active period. The Hsync active period is from the Hsync falling edge to rising edge, in terms of pclk. It is only used in non-burst mode with Sync pulses.       | The minimum value is 1. |

**SSD2825** Rev 1.0 P 28/171 Nov 2011 **Solomon Systech** 

# 9.3 RGB Interface Control Register 2

Offset Address

| VICR2 |      |    | RGB In | iterface Cont | rol Register | 2  | 0 | 0xB2(csx0) |  |  |  |  |
|-------|------|----|--------|---------------|--------------|----|---|------------|--|--|--|--|
| BIT   | 15   | 14 | 13     | 12            | 11           | 10 | 9 | 8          |  |  |  |  |
| NAME  |      |    |        | VE            | 3P           |    |   |            |  |  |  |  |
| TYPE  | RW   |    |        |               |              |    |   |            |  |  |  |  |
| RESET | 0x02 |    |        |               |              |    |   |            |  |  |  |  |
|       |      |    |        |               |              |    |   |            |  |  |  |  |
| BIT   | 7    | 6  | 5      | 4             | 3            | 2  | 1 | 0          |  |  |  |  |
| NAME  |      |    |        | HE            | SP .         |    |   |            |  |  |  |  |
| TYPE  |      |    |        | RV            | V            |    |   |            |  |  |  |  |
| RESET |      |    |        | 0x            | 14           |    |   |            |  |  |  |  |
|       |      |    |        |               |              |    |   |            |  |  |  |  |

**Table 9-3: RGB Interface Control Register 2 Description** 

| Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Setting |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| VBP<br>Bit 15-8 | Vertical Back Porch Period – These bits specify the vertical back porch period in terms of Hsync pulses. The vertical back porch period depends on the video mode setting.  If the mode is non-burst mode with Sync pulses, it is from the Vsync rising edge to the Hsync of the first line of active display.  If the mode is non-burst mode with Sync events, it is from the Vsync falling edge to the Hsync of the first line of active display.  If the mode is burst mode, it is the same as the non-burst mode with Sync events. |         |
| HBP<br>Bit 7-0  | Horizontal Back Porch Period – These bits specify the horizontal back porch period in terms of pelk. The horizontal back porch period depends on the non-burst mode setting. If the mode is non-burst mode with Sync pulses, it is from the Hsync rising edge to the start of the valid display pixel. If the mode is non-burst mode with Sync events, it is from the Hsync falling edge to the start of the valid display pixel. If the mode is burst mode, it is the same as the non-burst mode with Sync events.                    |         |

**SSD2825** Rev 1.0 P 29/171 Nov 2011 **Solomon Systech** 

# 9.4 RGB Interface Control Register 3

Offset Address

| VICR3 |      |    | RGB Ir | nterface Cont | rol Register. | 3  | 0 | 0xB3(csx0) |  |  |  |  |
|-------|------|----|--------|---------------|---------------|----|---|------------|--|--|--|--|
| BIT   | 15   | 14 | 13     | 12            | 11            | 10 | 9 | 8          |  |  |  |  |
| NAME  |      |    |        | VI            | TP .          |    |   |            |  |  |  |  |
| TYPE  |      |    |        | RV            | W             |    |   |            |  |  |  |  |
| RESET | 0x04 |    |        |               |               |    |   |            |  |  |  |  |
|       |      |    |        |               |               |    |   |            |  |  |  |  |
| BIT   | 7    | 6  | 5      | 4             | 3             | 2  | 1 | 0          |  |  |  |  |
| NAME  |      |    |        | H             | FP            |    |   |            |  |  |  |  |
| TYPE  |      |    |        | RV            | W             |    |   |            |  |  |  |  |
| RESET |      |    |        | 0x2           | 28            |    |   |            |  |  |  |  |
|       |      |    |        |               |               |    |   |            |  |  |  |  |

**Table 9-4: RGB Interface Control Register 3 Description** 

| Name                | Description                                                                                                                                                                                                                              | Setting |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <b>VFP</b> Bit 15-8 | Vertical Front Porch Period – These bits specify the vertical front porch period in terms of Hsync pulses. The vertical front porch period is from the first Hsync after the last line of active display to the next Vsync falling edge. |         |
| HFP<br>Bit 7-0      | Horizontal Front Porch Period – These bits specify the horizontal front porch period in terms of pclk. The horizontal front porch period is from the end of the valid display pixel to the next Hsync falling edge.                      |         |

**SSD2825** Rev 1.0 P 30/171 Nov 2011 **Solomon Systech** 

# 9.5 RGB Interface Control Register 4

Offset Address

| VICR4 |      | RGB Interface Control Register 4 |    |      |        |    |   |   |  |  |  |  |  |
|-------|------|----------------------------------|----|------|--------|----|---|---|--|--|--|--|--|
| BIT   | 15   | 14                               | 13 | 12   | 11     | 10 | 9 | 8 |  |  |  |  |  |
| NAME  |      |                                  |    | HACT | [15:8] |    |   |   |  |  |  |  |  |
| TYPE  | RW   |                                  |    |      |        |    |   |   |  |  |  |  |  |
| RESET | 0x02 |                                  |    |      |        |    |   |   |  |  |  |  |  |
|       |      |                                  |    |      |        |    |   |   |  |  |  |  |  |
| BIT   | 7    | 6                                | 5  | 4    | 3      | 2  | 1 | 0 |  |  |  |  |  |
| NAME  |      |                                  |    | HACT | [7:0]  |    |   |   |  |  |  |  |  |
| TYPE  |      |                                  |    | RV   | W      |    |   |   |  |  |  |  |  |
| RESET |      |                                  |    | 0x3  | 80     |    |   |   |  |  |  |  |  |
|       |      |                                  |    |      |        |    |   |   |  |  |  |  |  |

**Table 9-5: RGB Interface Control Register 4 Description** 

| Name             | Description                                                                                                                                                             | Setting                 |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| HACT<br>Bit 15-0 | Horizontal Active Period – These bits specify the horizontal active period in terms of pclk. During the horizontal active period, the den signal should always be high. | The minimum value is 1. |

**SSD2825** Rev 1.0 P 31/171 Nov 2011 **Solomon Systech** 

# 9.6 RGB Interface Control Register 5

Offset Address

| VICR5 |      |    | 5  | 0    | xB5(csx0) |    |   |     |  |  |  |  |
|-------|------|----|----|------|-----------|----|---|-----|--|--|--|--|
| BIT   | 15   | 14 | 13 | 12   | 11        | 10 | 9 | 9 8 |  |  |  |  |
| NAME  |      |    |    | VACT | [15:8]    |    |   |     |  |  |  |  |
| TYPE  | RW   |    |    |      |           |    |   |     |  |  |  |  |
| RESET | 0x01 |    |    |      |           |    |   |     |  |  |  |  |
|       |      |    |    |      |           |    |   |     |  |  |  |  |
| BIT   | 7    | 6  | 5  | 4    | 3         | 2  | 1 | 0   |  |  |  |  |
| NAME  |      |    |    | VAC  | Γ[7:0]    |    |   |     |  |  |  |  |
| TYPE  |      |    |    | R    | W         |    |   |     |  |  |  |  |
| RESET |      |    |    | 0x   | E0        |    |   |     |  |  |  |  |
|       |      |    |    |      |           |    |   |     |  |  |  |  |

**Table 9-6: RGB Interface Control Register 5 Description** 

| Name     | Description                                      | Setting                 |
|----------|--------------------------------------------------|-------------------------|
| VACT     | Vertical Active Period – These bits specify the  | The minimum value is 1. |
| Bit 15-0 | vertical active period in terms of Hsync pulses. |                         |

**SSD2825** Rev 1.0 P 32/171 Nov 2011 **Solomon Systech** 

# 9.7 RGB Interface Control Register 6

Offset Address

| VICR6 |      |      | 6      |     | 0xB6(csx0) |     |     |     |  |  |  |
|-------|------|------|--------|-----|------------|-----|-----|-----|--|--|--|
| BIT   | 15   | 14   | 13     | 12  | 11         | 10  | 9   | 8   |  |  |  |
| NAME  | VS_P | HS_P | PCLK_P |     |            |     |     | CBM |  |  |  |
| TYPE  | RW   | RW   | RW     | RO  | RO         | RO  | RO  | RW  |  |  |  |
| RESET | 0x0  | 0x0  | 0x0    | 0x0 | 0x0        | 0x0 | 0x0 | 0x0 |  |  |  |
|       |      |      |        |     |            |     |     |     |  |  |  |
| BIT   | 7    | 6    | 5      | 4   | 3          | 2   | 1   | 0   |  |  |  |
| NAME  | NVB  | NVD  | BLLP   | VCS | V          | M   | V   | PF  |  |  |  |
| TYPE  | RW   | RW   | RW     | RW  | R          | W   | R   | .W  |  |  |  |
| RESET | 0x0  | 0x0  | 0x0    | 0x0 | 0:         | x1  | 0x0 |     |  |  |  |
|       |      |      |        |     |            |     |     |     |  |  |  |

**Table 9-7: RGB Interface Control Register 6 Description** 

| Name                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Setting                                                                                                                                                    |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>VS_P</b> Bit 15    | VS_P – This bit control the polarity of the Vsync pulse input.                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 – Vsync Pulse is active low<br>1 – Vsync Pulse is active high                                                                                            |
| <b>HS_P</b><br>Bit 14 | <b>HS_P</b> – This bit control the polarity of the Hsync pulse output.                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0 – Hsync Pulse is active low<br>1 – Hsync Pulse is active high                                                                                            |
| PCLK_P<br>Bit 13      | PCLK_P – This bit control the polarity of the CM output.                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 – Data is launch at falling edge,<br>SSD2825 latch data at rising<br>edge<br>1 – Data is launch at rising edge,<br>SSD2825 latch data at falling<br>edge |
| Reserved<br>Bit 12-9  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                            |
| CBM<br>Bit 8          | Compress Burst Mode Control – If the mode is burst and this bit is 1, MIPITX will send video packet in compressed burst mode (i.e. no blanking packet after horizontal sync packet)                                                                                                                                                                                                                                                                                                                      | 0 – Video with blanking packet.<br>1 – Video with no blanking packet.                                                                                      |
| NVB<br>Bit 7          | Non Video Data Burst Mode Control – This bit specifies how non video data will be interleaved with video data transmission in burst mode.                                                                                                                                                                                                                                                                                                                                                                | 0 – Non video data will be transmitted during any BLLP period.  1 – Non video data will only be transmitted during vertical blanking period.               |
| NVD<br>Bit 6          | Non Video Data Transmission Control –This bit specifies how non video data will be interleaved with video data transmission.  The SSD2825 will send non video data (written from the SPI interface) during the vertical blanking period (non burst mode) or any BLLP period in burst mode (depends on NVB setting). The data can be sent either in high speed mode or low power mode. This bit selects which mode to use. If LP mode is selected, the data lane will enter LP mode for BLLP period, even | 0 – Non video data will be transmitted using HS mode. 1 – Non video data will be transmitted using LP mode.                                                |

**SSD2825** Rev 1.0 P 33/171 Nov 2011 **Solomon Systech** 

| Name                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Setting                                                                                                                                                                     |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | if there is no non-video data to send.  Please note that sending data in LP mode is much slower than HS mode. It is the responsibility of the host processor to make sure that the duration is long enough to finish the data transfer and the timing of Hsync and Vsync is not affected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                             |
| BLLP<br>Bit 5         | BLLP Control – This bit specifies the SSD2825 operation during BLLP period. This bit takes effect only for non burst mode and NVD being 0.  When the video mode is burst mode, the SSD2825 will not send any blanking packet during BLLP. It will enter LP mode.  When NVD is 1 in non burst mode, the SSD2825 will stay in LP mode after sending the non video data (if there is any), until the BLLP period ends.  When NVD is 0 in non burst mode, the SSD2825 will use this bit to decide whether to send blanking packet or enter LP mode after sending non video data (if there is any), until the BLLP period ends.  Please note that entering and exiting from LP mode needs more time, as the speed of LP mode is slow. It is the responsibility of the host processor to make sure that the period is long enough to finish the data transfer and the timing of Hsync and Vsync is not affected. | 0 – Blanking packet will be sent during BLLP period. 1 – LP mode will be used during BLLP period.                                                                           |
| VCS<br>Bit 4          | Video Clock Suspend – This bit specifies the clock lane behavior. This bit is only applicable for burst mode. When the video mode is non burst mode, the clock lane will remain in HS mode all the time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>0 - The clock lane remains in HS mode, when there is no data to transmit.</li> <li>1 - The clock lane enters LP mode when there is no data to transmit.</li> </ul> |
| <b>VM</b><br>Bit 3-2  | Video Mode – These bits specify the video mode the SSD2825 will use, when RGB interface is selected. Please refer to MIPI DSI for the definition of different modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 00 – Non burst mode with sync pulses 01 – Non burst mode with sync events 10 – Burst mode 11 – Reserved                                                                     |
| <b>VPF</b><br>Bit 1-0 | Video Pixel Format – These bits specify the pixel format for video mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 00 – 16bpp<br>01 – 18bpp, packed<br>10 – 18bpp, loosely packed<br>11 – 24bpp                                                                                                |

| 24bpp | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9        | D8 | <b>D7</b> | <b>D6</b> | D5         | D4 | D3 | D2 | D1 | <b>D</b> 0 |
|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----------|----|-----------|-----------|------------|----|----|----|----|------------|
| 18bpp | X   | X   | X   | X   | X   | X   | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | <b>D9</b> | D8 | <b>D7</b> | <b>D6</b> | <b>D</b> 5 | D4 | D3 | D2 | D1 | D0         |
| 16bpp | X   | X   | X   | X   | X   | X   | X   | X   | D15 | D14 | D13 | D12 | D11 | D10 | D9        | D8 | <b>D7</b> | <b>D6</b> | <b>D</b> 5 | D4 | D3 | D2 | D1 | D0         |

**SSD2825** Rev 1.0 P 34/171 Nov 2011 **Solomon Systech** 

# 9.8 RGB Interface Control Register 7

Offset Address

| VICR7 | RGB Interface Control Register7 0xDD(csxt |     |     |      |     |     | 0xDD(csx0) |     |
|-------|-------------------------------------------|-----|-----|------|-----|-----|------------|-----|
| BIT   | 15                                        | 14  | 13  | 12   | 11  | 10  | 9          | 8   |
| NAME  |                                           |     |     |      |     |     |            |     |
| TYPE  | RO                                        | RO  | RO  | RO   | RO  | RO  | RO         | RO  |
| RESET | 0x0                                       | 0x0 | 0x0 | 0x0  | 0x0 | 0x0 | 0x0        | 0x0 |
|       |                                           |     |     |      |     |     |            |     |
| BIT   | 7                                         | 6   | 5   | 4    | 3   | 2   | 1          | 0   |
| NAME  | VBN                                       |     |     |      | VFN |     |            |     |
| TYPE  | RW                                        |     |     |      | RW  |     |            |     |
| RESET | 0x00                                      |     |     | 0x00 |     |     |            |     |
|       |                                           |     |     |      |     |     |            |     |

Table 9-8: RGB Interface Control Register 7 Description

| Name                 | Description                                                                                                                                                                                              | Setting |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Reserved<br>Bit 15-8 |                                                                                                                                                                                                          |         |
| VBN<br>Bit 7-4       | Vertical Front Porch Non Video Data<br>Window                                                                                                                                                            |         |
|                      | These fields specify the number of vertical back porch counting backward from the first vertical active line in which non-video data is not allowed to be sent via MIPI link.                            |         |
|                      | This field is only valid when <b>VEN</b> is 1 and the interface setting is RGB + SPI(if_sel = 0). This field should not larger than VBP. If it is larger, the internal logic will cap this field to VBP. |         |
| VFN<br>Bit 3-0       | Vertical Back Porch Non Video Data<br>Window                                                                                                                                                             |         |
|                      | These fields specify the number of vertical front porch from the last vertical active line in which non-video data is not allowed to be sent via MIPI link.                                              |         |
|                      | This field is only valid when <b>VEN</b> is 1 and the interface setting is RGB + SPI(if_sel = 0). This field should not larger than VFP. If it is larger, the internal logic will cap this field to VFP. |         |

Note: Setting  $VBN \ge VBP$  and  $VFN \ge VFP$  at the same time will cause non-video data not being sent out through MIPI link when the video mode is non-burst mode or burst mode with NVB = 1.

**SSD2825** Rev 1.0 P 35/171 Nov 2011 **Solomon Systech** 

# 9.9 Configuration Register 0/1

Offset Address

| CFGR_0 | )   |     | Co  | 0xB7(csx0) |     |     |     |     |
|--------|-----|-----|-----|------------|-----|-----|-----|-----|
| BIT    | 15  | 14  | 13  | 12         | 11  | 10  | 9   | 8   |
| NAME   |     |     |     |            |     | LPE | EOT | ECD |
| TYPE   | RO  | RO  | RO  | RO         | RO  | RW  | RW  | RW  |
| RESET  | 0x0 | 0x0 | 0x0 | 0x0        | 0x0 | 0x0 | 0x1 | 0x1 |
|        |     |     |     |            |     |     |     |     |
| BIT    | 7   | 6   | 5   | 4          | 3   | 2   | 1   | 0   |
| NAME   | REN | DCS | CSS | HCLK       | VEN | SLP | CKE | HS  |
| TYPE   | RW  | RW  | RW  | RW         | RW  | RW  | RW  | RW  |
| RESET  | 0x0 | 0x0 | 0x0 | 0x0        | 0x0 | 0x0 | 0x0 | 0x1 |
|        |     |     |     |            |     |     |     |     |

| CFGR_1 |     |     | Configuration Register 1 |      |     |     |     | 0xB7(csx1) |  |
|--------|-----|-----|--------------------------|------|-----|-----|-----|------------|--|
| BIT    | 15  | 14  | 13                       | 12   | 11  | 10  | 9   | 8          |  |
| NAME   |     |     |                          |      |     | LPE | EOT | ECD        |  |
| TYPE   | RO  | RO  | RO                       | RO   | RO  | RW  | RW  | RW         |  |
| RESET  | 0x0 | 0x0 | 0x0                      | 0x0  | 0x0 | 0x0 | 0x1 | 0x1        |  |
|        |     |     |                          |      |     |     |     |            |  |
| BIT    | 7   | 6   | 5                        | 4    | 3   | 2   | 1   | 0          |  |
| NAME   | REN | DCS |                          | HCLK |     | SLP | CKE | HS         |  |
| TYPE   | RW  | RW  | RO                       | RW   | RO  | RW  | RW  | RW         |  |
| RESET  | 0x0 | 0x0 | 0x0                      | 0x0  | 0x0 | 0x0 | 0x0 | 0x1        |  |
|        |     |     |                          |      |     |     |     |            |  |

Table 9-9: Configuration Register 0/1 Description

| Name                  | Description                                                                                                                                                                                                                                                                                                                   | Setting                                                          |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Reserved<br>Bit 15-11 |                                                                                                                                                                                                                                                                                                                               |                                                                  |
| LPE<br>Bit 10         | Long Packet Enable – This bit specifies whether the SSD2825 will send out a Generic Long Write Packet or Generic Short Write Packet when the payload is no more than 2 bytes.  It also specifies whether the SSD2825 will send out a DCS Long Write Packet or DCS Short Write Packet when the payload is no more than 1 byte. | 0 – Short Packet<br>1 – Long Packet                              |
| EOT<br>Bit 9          | <b>EOT Packet Enable</b> – This bit specifies whether the SSD2825 will send out the EOT packet at the end of HS transmission or not.                                                                                                                                                                                          | 0 – Do not send<br>1 – Send                                      |
| ECD<br>Bit 8          | ECC CRC Check Disable – This bit specifies whether SSD2825 will perform ECC and CRC checking for the packets received from the MIPI slave.                                                                                                                                                                                    | 0 – Enable<br>1 – Disable                                        |
| REN<br>Bit 7          | <b>Read Enable</b> –This bit specifies whether the next operation is a write or read operation.                                                                                                                                                                                                                               | 0 – Write operation<br>1 – Read operation                        |
| DCS<br>Bit 6          | DCS Enable – This bit specifies whether the packet to be sent is DCS packet or generic                                                                                                                                                                                                                                        | 0 – Generic packet (The packet can<br>be any one of Generic Long |

 SSD2825
 Rev 1.0
 P 36/171
 Nov 2011
 Solomon Systech

| Name          | Description                                                                                                                                                                                                                  | Setting                                                                                                                                                                                                                                |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | packet. This bit applies for both write and read operation.                                                                                                                                                                  | Write, Generic Short Write, Generic Read packet, depending on the configuration.)  1 – DCS packet (The packet can be any one of DCS Long Write, DCS Short Write, DCS Read packet, depending on the configuration.)                     |
| CSS<br>Bit 5  | Clock Source Select – This bit selects the clock source for the PLL.  This bit is only valid for csx0.  The CSS setting should be programmed only when PEN is 1. It has no effect when PEN is 0.                             | 0 – The clock source is tx_clk 1 – The clock source is pclk                                                                                                                                                                            |
| HCLK<br>Bit 4 | HS Clock Disable – This bit controls the clock lane behavior during the reverse direction communication. This bit takes effect only when CKE is 0 and VEN is 0.                                                              | 0 – HS clock is enabled<br>1 – HS clock is disabled                                                                                                                                                                                    |
| VEN<br>Bit 3  | Video Mode Enable – This bit controls the video mode operation. Only after this bit is set to 1, video mode is enabled. This bit takes effect only when the interface setting is RGB + SPI.  This bit is only valid for csx0 | 0 – Video mode is disabled<br>1 – Video mode is enabled                                                                                                                                                                                |
| SLP<br>Bit 2  | Sleep Mode Enable – This bit controls the sleep mode operation. When this bit is set to 1, the HS bit will be cleared to 0 automatically.                                                                                    | 0 – Sleep mode is disabled 1 – Sleep mode is enabled. Only the register interface is active.                                                                                                                                           |
| CKE<br>Bit 1  | Clock Lane Enable – This bit controls the clock lane mode when data lane enters LP mode.                                                                                                                                     | O – Clock lane will enter LP mode, if it is not in reverse direction communication.     Clock lane will follow the setting of HCLK, if it is in reverse direction communication.      Clock lane will enter HS mode for all the cases. |
| HS<br>Bit 0   | HS Mode – This bit controls whether the SSD2825 is using HS or LP mode to send data. This bit can be affected by the SLP bit value.                                                                                          | 0 – LP mode<br>1 – HS mode                                                                                                                                                                                                             |

**SSD2825** Rev 1.0 P 37/171 Nov 2011 **Solomon Systech** 

### 9.10 VC Control Register 0/1

Offset Address

| VCR_0/VCR_1 | V | C Control Re | gister 0/1 | 0xB8 | (csx0/csx1) |
|-------------|---|--------------|------------|------|-------------|
|             |   |              |            |      |             |

| BIT   | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8        |
|-------|-----|-----|-----|-----|-----|-----|-----|----------|
| NAME  |     |     |     |     |     |     |     |          |
| TYPE  | RO       |
| RESET | 0x0      |
|       |     |     |     |     |     |     |     |          |
| BIT   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0        |
| NAME  | V   | CM  | V   | CE  | VC2 |     | VC1 |          |
| TYPE  | R   | .W  | RW  |     | RW  |     | RW  |          |
| RESET | 0:  | x1  | 0x0 |     | 02  | x1  | 02  | <b>1</b> |
|       |     |     |     |     |     |     |     |          |

**Table 9-10: VC Control Register 0/1 Description** 

| Name                 | Description                                                                                                                                                                                                                                                                                                                                   | Setting |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Reserved<br>Bit 15-8 |                                                                                                                                                                                                                                                                                                                                               |         |
| VCM<br>Bit 7-6       | Virtual Channel ID for Maximum Return Size Packet – These bits specify the VC ID for the Maximum Return Size Packet sent by SSD2825. This register field is included as the VC ID for this packet might be different from the VC ID for the packets carrying the actual data.                                                                 |         |
| VCE<br>Bit 5-4       | Virtual Channel ID for EOT Packet – These bits specify the VC ID for the EOT Packet sent by SSD2825.  This register field is included as the VC ID for this packet might be different from the VC ID for the packets carrying the actual data.                                                                                                |         |
| VC2<br>Bit 3-2       | Virtual Channel ID for SPI Interface – These bits specify the VC ID for the packets written in through the SPI interface, when the interface setting is RGB + SPI(if_sel = 0).  This register field is included as the RGB + SPI interface can address two different LCD panels at the same time. The VC ID for the two panels are different. |         |
| VC1<br>Bit 1-0       | Virtual Channel ID for RGB Interface – These bits specify the VC ID for the packets written in through the RGB interface, when the interface is RGB + SPI(if_sel = 0). This register field is included as the RGB + SPI interfaces can address two different LCD panels at the same time. The VC ID for the two panels is different.          |         |

**SSD2825** Rev 1.0 P 38/171 Nov 2011 **Solomon Systech** 

### 9.11 PLL Control Register

Offset Address

| PCR   |     |     | I   |     | 0xB9 |     |     |     |
|-------|-----|-----|-----|-----|------|-----|-----|-----|
| BIT   | 15  | 14  | 13  | 12  | 11   | 10  | 9   | 8   |
| NAME  | SY  | 'SD |     |     |      |     |     |     |
| TYPE  | R   | .W  | RO  | RO  | RO   | RO  | RO  | RO  |
| RESET | 0   | x0  | 0x0 | 0x0 | 0x0  | 0x0 | 0x0 | 0x0 |
|       |     |     |     |     |      |     |     |     |
| BIT   | 7   | 6   | 5   | 4   | 3    | 2   | 1   | 0   |
| NAME  |     |     |     |     |      |     |     | PEN |
| TYPE  | RO  | RO  | RO  | RO  | RO   | RO  | RO  | RW  |
| RESET | 0x0 | 0x0 | 0x0 | 0x0 | 0x0  | 0x0 | 0x0 | 0x0 |
|       |     |     |     |     |      |     |     |     |

**Table 9-11: PLL Control Register Description** 

| Name                 | Description                                                                                           | Setting                              |
|----------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------|
| SYSD<br>Bit 15-14    | <b>SYS_clk Divider</b> – These bits give the divider value for generating the sys clk from the tx clk | 00 – Divide by 1<br>01 – Divide by 2 |
| Dit 13-14            | or crystal input.                                                                                     | 10 – Divide by 4                     |
|                      |                                                                                                       | 11 – Divide by 8                     |
| Reserved<br>Bit 13-1 |                                                                                                       |                                      |
| PEN<br>Bit 0         | <b>PLL Enable</b> – This bit controls the PLL operation.                                              | 0 – PLL power down<br>1 – PLL enable |

Remark: Frequency of PLL can only be changed during PEN = 0

**SSD2825** Rev 1.0 P 39/171 Nov 2011 **Solomon Systech** 

## 9.12 PLL Configuration Register

Offset Address

| PLCR  | PLL Configuration Register 0xB |    |     |      |    |    |   |   |
|-------|--------------------------------|----|-----|------|----|----|---|---|
| BIT   | 15                             | 14 | 13  | 12   | 11 | 10 | 9 | 8 |
| NAME  | F                              | R  |     |      |    | MS |   |   |
| TYPE  | R                              | W  | RO  | RW   |    |    |   |   |
| RESET | 02                             | κ2 | 0x0 | 0x01 |    |    |   |   |
|       |                                |    |     |      |    |    |   |   |
| BIT   | 7                              | 6  | 5   | 4    | 3  | 2  | 1 | 0 |
| NAME  | NS                             |    |     |      |    |    |   |   |
| TYPE  |                                | RW |     |      |    |    |   |   |
| RESET |                                |    |     | 0x   | 20 |    |   |   |

**Table 9-12: PLL Configuration Register Description** 

| Name                   | Description                                                                                                                                                                                                                                                                                                                                           | Setting                                                                                                                               |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| <b>FR</b><br>Bit 15-14 | Frequency Range – These bits select the range of the output clock.  The FR setting should be programmed only when PEN is 0. It has no effect when PEN is 1.                                                                                                                                                                                           | $\begin{array}{c} 00-62.5 < f_{OUT} < 125 \\ 01-126 < f_{OUT} < 250 \\ 10-251 < f_{OUT} < 500 \\ 11-501 < f_{OUT} < 1000 \end{array}$ |
| Reserved<br>Bit 13     |                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                       |
| MS<br>Bit 12-8         | PLL Divider – These bits specify the PLL predivider value, MS.  The frequency of the phase detector, $f_{REF}$ is determined by $f_{PRE} = \frac{f_{IN}}{MS}$ The input frequency, $f_{IN}$ and phase detector frequency, $f_{REF}$ should be between 5Mhz to 100Mhz.  The MS setting should be programmed only                                       | - 0x00 : MS=1<br>- 0x01 : MS=1<br>- 0x02 : MS=2<br><br>- 0x1F : MS=31                                                                 |
| NS<br>Bit 7-0          | when <b>PEN</b> is 0. It has no effect when <b>PEN</b> is 1. <b>PLL Multiplier</b> – These bits specify the PLL output frequency multiplier value, <b>NS</b> .  The output frequency, $f_{OUT}$ is determined by $f_{OUT} = f_{PRE} * NF$ The <b>NS</b> setting should be programmed only when <b>PEN</b> is 0. It has no effect when <b>PEN</b> is 1 | - 0x00 : NS=1<br>- 0x01 : NS=1<br>- 0x02 : NS=2<br><br>- 0xFF : NS=255                                                                |

**SSD2825** Rev 1.0 P 40/171 Nov 2011 **Solomon Systech** 

#### 9.13 PLL Lock Register

Offset Address

**PLLR** PLL Lock Register 0xD5 BIT 15 14 13 12 10 NAME LOCK TYPE RW RESET 0x14 BIT NAME LOCK TYPE RWRESET 0x50

**Table 9-13: PLL Lock Register Description** 

| Name             | Description                                                                                                                                                                                                                   | Setting                    |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| LOCK<br>Bit 15-0 | <b>LOCK</b> – These bits specify the PLL lock range in term of PLL reference frequency, $f_{FIN}$ . The maximum PLL lock period is 500us and the default setting assumed the reference clock, $f_{FIN}$ is 10Mhz from tx_clk. | $0x1450 * f_{FIN} = 520us$ |
|                  | The <b>LOCK</b> setting should be programmed only when <b>PEN</b> is 1. It has no effect when <b>PEN</b> is 0.                                                                                                                |                            |

 SSD2825
 Rev 1.0
 P 41/171
 Nov 2011
 Solomon Systech

### 9.14 Clock Control Register 0/1

Offset Address

| CCR_0/ | CCR_1 | Clo | ck Control R | egister 0/1 | 0xBB( | (csx0/csx1) |
|--------|-------|-----|--------------|-------------|-------|-------------|
|        |       |     |              |             |       |             |

| BIT   | 15  | 14  | 13   | 12  | 11  | 10  | 9   | 8   |
|-------|-----|-----|------|-----|-----|-----|-----|-----|
| NAME  |     |     | -    |     |     | -   | -   |     |
| TYPE  | RO  | RO  | RO   | RO  | RO  | RO  | RO  | RO  |
| RESET | 0x0 | 0x0 | 0x0  | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 |
|       |     |     |      |     |     |     |     |     |
| BIT   | 7   | 6   | 5    | 4   | 3   | 2   | 1   | 0   |
| NAME  |     |     |      |     | LI  | PD  |     |     |
| TYPE  | RO  | RO  |      |     | R   | W   |     |     |
| RESET | 0x0 | 0x0 | 0x03 |     |     |     |     |     |
|       |     |     |      |     |     |     |     |     |

Table 9-14: Clock Control Register 0/1 Description

| Name                 | Description                                                                                                       | Setting                                                  |
|----------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| Reserved<br>Bit 15-6 |                                                                                                                   |                                                          |
| LPD<br>Bit 5-0       | <b>LP Clock Divider</b> – These bits give the divider value for generating the LP mode clock from the byte clock. | 0x0 – NA<br>0x1 – Divide by 2<br><br>0x3F – Divide by 64 |

Remark: e.g. LPD = 0x4

PLL = 400Mbps

= 200MHz

 $LP \ clock = 200MHz / LPD / 8 = 200 / 5 / 8 = 5MHz$ 

**SSD2825** Rev 1.0 P 42/171 Nov 2011 **Solomon Systech** 

### 9.15 Packet Size Control Register 1 0/1

Offset Address

| PSCR1_0 | PSCR1_1   |                       | Packet | Size Control | Register1 0/ | 1 | 0xBC( | csx0/csx1) |  |  |  |  |
|---------|-----------|-----------------------|--------|--------------|--------------|---|-------|------------|--|--|--|--|
| BIT     | 15        | 15 14 13 12 11 10 9 8 |        |              |              |   |       |            |  |  |  |  |
| NAME    | TDC[15:8] |                       |        |              |              |   |       |            |  |  |  |  |
| TYPE    |           |                       |        | R            | W            |   |       |            |  |  |  |  |
| RESET   | 0x00      |                       |        |              |              |   |       |            |  |  |  |  |
|         |           |                       |        |              |              |   |       |            |  |  |  |  |
| BIT     | 7         | 6                     | 5      | 4            | 3            | 2 | 1     | 0          |  |  |  |  |
| NAME    |           |                       |        | TDC          | [7:0]        |   |       |            |  |  |  |  |
| TYPE    |           |                       |        | R            | W            |   |       |            |  |  |  |  |
| RESET   |           |                       |        | 0x           | 00           |   |       |            |  |  |  |  |
|         |           |                       |        |              |              |   |       |            |  |  |  |  |

Table 9-15: Packet Size Control Register 1 0/1 Description

| Name            | Description                                                                                                                                                                                                         | Setting |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| TDC<br>Bit 31-0 | Transmit Data Count – These bits set the total number of data bytes to be transmitted by the SSD2825 in the next operation. The SSD2825 will use the value in this field to decide what type of packet to send out. |         |
|                 | It is used together with the <b>PST</b> field to decide the outgoing packet length, when the packet is Generic Long Write packet or DCS Long Write packet with DCS command being 0x2C or 0x3C.                      |         |

**SSD2825** Rev 1.0 P 43/171 Nov 2011 **Solomon Systech** 

### 9.16 Packet Size Control Register 2 0/1

Offset Address

| PSCR2_0 | PSCR2_1    |                       | Packet | Size Control | Register 2 0 | /1 | 0xBD( | csx0/csx1) |  |  |  |  |
|---------|------------|-----------------------|--------|--------------|--------------|----|-------|------------|--|--|--|--|
| BIT     | 15         | 15 14 13 12 11 10 9 8 |        |              |              |    |       |            |  |  |  |  |
| NAME    | TDC[31:24] |                       |        |              |              |    |       |            |  |  |  |  |
| TYPE    |            |                       |        | R            | W            |    |       |            |  |  |  |  |
| RESET   |            |                       |        | 02           | κ0           |    |       |            |  |  |  |  |
|         |            |                       |        |              |              |    |       |            |  |  |  |  |
| BIT     | 7          | 6                     | 5      | 4            | 3            | 2  | 1     | 0          |  |  |  |  |
| NAME    |            |                       |        | TDC[         | 23:16]       |    |       |            |  |  |  |  |
| TYPE    |            |                       |        | R            | W            |    |       |            |  |  |  |  |
| RESET   |            |                       |        | 02           | κ0           |    |       |            |  |  |  |  |
|         |            |                       |        |              |              |    |       |            |  |  |  |  |

Table 9-16: Packet Size Control Register 2 0/1 Description

| Name            | Description                                                                                | Setting |
|-----------------|--------------------------------------------------------------------------------------------|---------|
| TDC<br>Bit 31-0 | <b>Transmit Data Count</b> – Please see the description of Packet Size Control Register 1. |         |

**SSD2825** Rev 1.0 P 44/171 Nov 2011 **Solomon Systech** 

### 9.17 Packet Size Control Register 3 0/1

Offset Address

| PSCR3_0  | Packet Size Control Register 3 0      | 0xBE(csx0)   |
|----------|---------------------------------------|--------------|
| 150110_0 | T weller Sine Coller of Tregister C C | 0.122(00.10) |

| BIT   | 15  | 14  | 13  | 12      | 11        | 10 | 9 | 8 |  |
|-------|-----|-----|-----|---------|-----------|----|---|---|--|
| NAME  |     |     |     | PST[12] | PST[11:8] |    |   |   |  |
| TYPE  | RO  | RO  | RO  | RW      |           | RW |   |   |  |
| RESET | 0x0 | 0x0 | 0x0 | 0x0     | 0x1       |    |   |   |  |
|       |     |     |     |         |           |    |   |   |  |
| BIT   | 7   | 6   | 5   | 4       | 3 2 1 0   |    |   |   |  |
| NAME  |     |     |     | PST     | [7:0]     |    |   |   |  |
| TYPE  |     |     |     | R       | W         |    |   |   |  |
| RESET |     |     |     | 0x      | 00        |    |   |   |  |
|       |     |     |     |         |           |    |   |   |  |

| PSCR3_ | Packet Size Control Register 3 1 |     |     |     |       |     | 0xBE(csx1) |        |  |
|--------|----------------------------------|-----|-----|-----|-------|-----|------------|--------|--|
| BIT    | 15                               | 14  | 13  | 12  | 11    | 10  | 9          | 8      |  |
| NAME   |                                  |     |     |     |       |     |            | PST[8] |  |
| TYPE   | RO                               | RO  | RO  | RO  | RO    | RO  | RO         | RW     |  |
| RESET  | 0x0                              | 0x0 | 0x0 | 0x0 | 0x0   | 0x0 | 0x0        | 0x1    |  |
|        |                                  |     |     |     |       |     |            |        |  |
| BIT    | 7                                | 6   | 5   | 4   | 3     | 2   | 1          | 0      |  |
| NAME   |                                  |     |     | PST | [7:0] |     |            |        |  |
| TYPE   |                                  |     |     | R   | W     |     |            |        |  |
| RESET  |                                  |     |     | 02  | κ00   |     |            |        |  |
|        |                                  |     |     |     |       |     |            |        |  |

Table 9-17: Packet Size Control Register 3 0/1 Description

| Name                  | Description                                                                                                                                                                                                                | Setting                                                                                                                                                      |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15-13 |                                                                                                                                                                                                                            |                                                                                                                                                              |
| PST<br>Bit 12-0       | Packet Size Threshold – These bits give the threshold value for partitioning the incoming long packet data into smaller packets. The partitioning only applies to the DCS Long Write packet with DCS command being 0x2C or | The minimum value is 2 for 16 bit interface and 3 for 24 bit interface.  The maximum value allowed is                                                        |
|                       | 0x3C. The payload will be partitioned into a few packets where the payload of each packet is                                                                                                                               | 4159(0x103F) for MCU interface and 511(0x1FF) for SPI interface.                                                                                             |
|                       | (PST+1).  During smart pixel mode(IFS is 1), the PST                                                                                                                                                                       | If the user tries to program a larger value than the maximum allowed value into this field, SSD2825 will                                                     |
|                       | represent the threshold in term of pixel. For example, when <b>DDF</b> =10(24 bpp), a <b>PST</b> of 50 means the partitioned payload of each packet is                                                                     | cap the value to the maximum value.                                                                                                                          |
|                       | (50*3 + 1). For 18 bpp( <b>DDF</b> =01), the <b>PST</b> should be multiple of 4.                                                                                                                                           | In raw mode operation, when the interface setting is 16 bit, the value in this field must be multiple                                                        |
|                       | During raw mode( <b>IFS</b> is 0), the <b>PST</b> represent the threshold in term of bytes.                                                                                                                                | of 2 bytes, or even number. If an odd number is written in, it will be automatically truncated to an even number. For example, 0x5 will be truncated to 0x4. |

 SSD2825
 Rev 1.0
 P 45/171
 Nov 2011
 Solomon Systech

| Name | Description | Setting                                                               |
|------|-------------|-----------------------------------------------------------------------|
|      |             | When the interface setting is 24 bit, the value in this field must be |
|      |             | in multiple of 3 bytes.                                               |

**SSD2825** Rev 1.0 P 46/171 Nov 2011 **Solomon Systech** 

### 9.18 Generic Packet Drop Register 0/1

Offset Address

| GPDR_0 | /GPDR_1 |           | Generio | Packet Dro | p Register 0/ | 1  | 0xBF( | csx0/csx1) |  |
|--------|---------|-----------|---------|------------|---------------|----|-------|------------|--|
| BIT    | 15      | 14        | 13      | 12         | 11            | 10 | 9     | 8          |  |
| NAME   |         | GPD[15:8] |         |            |               |    |       |            |  |
| TYPE   |         |           |         | W          | O             |    |       |            |  |
| RESET  |         |           |         | 0x         | 0             |    |       |            |  |
|        |         |           |         |            |               |    |       |            |  |
| BIT    | 7       | 6         | 5       | 4          | 3             | 2  | 1     | 0          |  |
| NAME   |         |           |         | GPD        | [7:0]         |    |       |            |  |
| TYPE   |         |           |         | W          | О             |    |       |            |  |
| RESET  |         |           |         | 02         | :0            |    |       |            |  |
|        |         |           |         |            |               |    |       |            |  |

Table 9-18: Generic Packet Drop Register 0/1 Description

| Name     | Description                                           | Setting |
|----------|-------------------------------------------------------|---------|
| GPD      | <b>Generic Packet Drop</b> – This register is not a   |         |
| Bit 15-0 | true register. It is the entry point for the internal |         |
|          | buffer. The payload of the generic packets            |         |
|          | (Generic Short Write, Generic Long Write, and         |         |
|          | Generic Read) or the command and payload if           |         |
|          | DCS packet should be written into this register.      |         |
|          | The SSD2825 will send them out using the              |         |
|          | corresponding generic or DCS packet. DCS              |         |
|          | field of CFGR register will be used to determine      |         |
|          | the data drop into this register is for generic or    |         |
|          | DCS packet generation.                                |         |
|          | The application processor can treat this register     |         |
|          | as an FIFO and continuously write data into it.       |         |
|          | When the interface is 16 bit, the width of this       |         |
|          | field is 16 bit. When the interface is 8 bit, the     |         |
|          | width of this field is 8 bit. Since the register is   |         |
|          | only the entry point of the internal buffer, the      |         |
|          | application processor is not able to read the data    |         |
|          | written into the buffer.                              |         |

**SSD2825** Rev 1.0 P 47/171 Nov 2011 **Solomon Systech** 

### 9.19 Operation Control Register 0/1

Offset Address

| OCR_0/ | OCR_1 |     | Opera | ation Control | Register 0/1 |     | 0xC0 | (csx0/csx1) |
|--------|-------|-----|-------|---------------|--------------|-----|------|-------------|
| BIT    | 15    | 14  | 13    | 12            | 11           | 10  | 9    | 8           |
| NAME   |       |     |       |               |              |     |      | RST         |
| TYPE   | RO    | RO  | RO    | RO            | RO           | RO  | RO   | RWAC        |
| RESET  | 0x0   | 0x0 | 0x0   | 0x0           | 0x0          | 0x0 | 0x0  | 0x0         |
|        |       |     |       |               |              |     |      |             |
| BIT    | 7     | 6   | 5     | 4             | 3            | 2   | 1    | 0           |
| NAME   |       |     |       |               |              |     |      | СОР         |
| TYPE   | RO    | RO  | RO    | RO            | RO           | RO  | RO   | RWAC        |
| RESET  | 0x0   | 0x0 | 0x0   | 0x0           | 0x0          | 0x0 | 0x0  | 0x0         |

**Table 9-19: Operation Control Register 0/1 Description** 

| Name                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Setting                                     |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Reserved<br>Bit 15-9 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                             |
| RST<br>Bit 8         | Software Reset - Writing a '1' to this bit will reset the entire module except SSD2825 local register setting. This bit will be cleared after the reset is completed.  Wrting a '1' to this bit will cause the MIPI link                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0 – NOP<br>1 – Software Reset               |
|                      | enters TX stop state immediately and any outgoing MIPI packet will be terminated immediately.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                             |
| Reserved<br>Bit 7-1  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                             |
| COP<br>Bit 0         | Cancel Operation – This bit is to cancel the current operation.  When this bit is set to 1, the SSD2825 will still finish transmitting the current packet.  (Otherwise, the serial link operation will lose sync.) Afterwards, the SSD2825 will stop any further transmission. It will clear its internal buffer such that all the data being written in and not sent out yet will be cleared. It will also bring the state machine to its initial state.  Once this process is finished, the COP bit will be automatically set to 0. At the same time, the PO bit of the status register will be set to 1 too. At this stage, there is no data in the internal buffer. The application processor can start a new operation. This operation is not valid in video mode(VEN=1). | 0 – NOP<br>1 – Cancel the current operation |

**SSD2825** Rev 1.0 P 48/171 Nov 2011 **Solomon Systech** 

### 9.20 Maximum Return Size Register 0/1

Offset Address

| MRSR_0 | _0/MRSR_1 Maximum Return Size Register 0/1 0xC1(c |    |    |    |    | csx0/csx1) |   |   |
|--------|---------------------------------------------------|----|----|----|----|------------|---|---|
| BIT    | 15                                                | 14 | 13 | 12 | 11 | 10         | 9 | 8 |
| NAME   | MRS                                               |    |    |    |    |            |   |   |
| TYPE   | RW                                                |    |    |    |    |            |   |   |
| RESET  | 0x00                                              |    |    |    |    |            |   |   |
|        |                                                   |    |    |    |    |            |   |   |
| BIT    | 7                                                 | 6  | 5  | 4  | 3  | 2          | 1 | 0 |
| NAME   | MRS                                               |    |    |    |    |            |   |   |
| TYPE   | RW                                                |    |    |    |    |            |   |   |
| RESET  | 0x01                                              |    |    |    |    |            |   |   |
|        |                                                   |    |    |    |    |            |   |   |

Table 9-20: Maximum Return Size Register 0/1 Description

| Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                | Setting |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| MRS<br>Bit 15-0 | Maximum Return Size – These bits set the maximum return size of the read response packet returned by the MIPI slave.                                                                                                                                                                                                                                                                                       |         |
|                 | The SSD2825 will automatically send out the Set Maximum Return Size packet using the value in this field, before every read operation. It informs the MIPI slave about the limit of the SSD2825. The application processor does not need to program the register before every read operation, if the maximum return size does not change. However, the Set Maximum Return Size packet will always be sent. |         |

**SSD2825** Rev 1.0 P 49/171 Nov 2011 **Solomon Systech** 

### 9.21 Return Data Count Register 0/1

Offset Address

| RDCR_0 | 2_0/RDCR_1 Return Data Count Register 0/1 0xC2 |    |    |    |    |    | csx0/csx1) |   |
|--------|------------------------------------------------|----|----|----|----|----|------------|---|
| BIT    | 15                                             | 14 | 13 | 12 | 11 | 10 | 9          | 8 |
| NAME   | RDC                                            |    |    |    |    |    |            |   |
| TYPE   | RO                                             |    |    |    |    |    |            |   |
| RESET  | 0x00                                           |    |    |    |    |    |            |   |
|        |                                                |    |    |    |    |    |            |   |
| BIT    | 7                                              | 6  | 5  | 4  | 3  | 2  | 1          | 0 |
| NAME   |                                                |    |    | RI | OC |    |            |   |
| TYPE   | RO                                             |    |    |    |    |    |            |   |
| RESET  |                                                |    |    | 0x | 00 |    |            |   |
|        |                                                |    |    |    |    |    |            |   |

Table 9-21: Return Data Count Register 0/1 Description

| Name            | Description                                                                                                               | Setting |
|-----------------|---------------------------------------------------------------------------------------------------------------------------|---------|
| RDC<br>Bit 15-0 | <b>Return Data Count</b> – These bits reflect the number of data bytes received from the MIPI slave read response packet. |         |
|                 | This register can only be updated by the SSD2825 hardware.                                                                |         |

**SSD2825** Rev 1.0 P 50/171 Nov 2011 **Solomon Systech** 

### 9.22 ACK Response Status Register 0/1

Offset Address

| ARSR_0/ | 0/ARSR_1 ACK Response Status Register 0/1 |    |    |    |    | 0xC3(csx0/csx1) |   |   |
|---------|-------------------------------------------|----|----|----|----|-----------------|---|---|
| BIT     | 15                                        | 14 | 13 | 12 | 11 | 10              | 9 | 8 |
| NAME    | AR                                        |    |    |    |    |                 |   |   |
| TYPE    | RO                                        |    |    |    |    |                 |   |   |
| RESET   | 0x00                                      |    |    |    |    |                 |   |   |
|         |                                           |    |    |    |    |                 |   |   |
| BIT     | 7                                         | 6  | 5  | 4  | 3  | 2               | 1 | 0 |
| NAME    | AR                                        |    |    |    |    |                 |   |   |
| TYPE    | RO                                        |    |    |    |    |                 |   |   |
| RESET   |                                           |    |    | 0x | 00 |                 |   |   |
|         |                                           |    |    |    |    |                 |   |   |

Table 9-22: ACK Response Status Register 0/1 Description

| Name     | Description                                        | Setting |
|----------|----------------------------------------------------|---------|
| AR       | ACK Response – These bits contain the ACK          |         |
| Bit 15-0 | response from the MIPI slave. The register will    |         |
|          | be updated when ACK with Error Report packet       |         |
|          | is received. Otherwise, the value will be set to   |         |
|          | 0. The bits in this register follow the definition |         |
|          | in MIPI DSI.                                       |         |
|          | This register can only be updated by the           |         |
|          | SSD2825 hardware.                                  |         |

**SSD2825** Rev 1.0 P 51/171 Nov 2011 **Solomon Systech** 

### 9.23 Line Control Register 0/1

Offset Address

LCR\_0/LCR\_1

#### Line Control Register 0/1

0xC4(csx0/csx1)

| BIT     | 15        | 14        | 13        | 12         | 11          | 10        | 9         | 8         |
|---------|-----------|-----------|-----------|------------|-------------|-----------|-----------|-----------|
| NAME    |           |           |           |            |             |           |           |           |
| TYPE    | RO        | RO        | RO        | RO         | RO          | RO        | RO        | RO        |
| RESET   | 0x0       | 0x0       | 0x0       | 0x0        | 0x0         | 0x0       | 0x0       | 0x0       |
|         |           |           |           |            |             |           |           |           |
| BIT     | 7         | 6         | 5         | 4          | 3           | 2         | 1         | 0         |
| 2742.65 |           | 1         |           |            |             |           |           |           |
| NAME    |           |           | IBC       | RT         | RTB         | FBC       | FBT       | FBW       |
| TYPE    | RO        | RO        | IBC<br>RW | RT<br>RWAC | RTB<br>RWAC | FBC<br>RW | FBT<br>RW | FBW<br>RW |
|         | RO<br>0x0 | RO<br>0x0 | -         |            |             |           |           |           |

Table 9-23: Line Control Register 0/1 Description

| Name                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Setting                                                                                                                            |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15-5 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                    |
| IBC<br>Bit 5         | Ignore Bus Contention – This bit is to detect bus contention reported by the Analog Phy.  If this bit is disabled, whenever bus contention is detected, the state machine will ignore it and continue sending new packet if available.  If this bit is enabled, the state machine will halt further transmission.                                                                                                                                                                                                                         | 0 – Detect Bus Contention from<br>Analog Phy<br>1 – Ignore Bus Contention<br>detected by Analog Phy                                |
| RT<br>Bit 4          | Reset Trigger – This bit is to send a Reset Trigger Message.  When this bit is set to 1, the SSD2825 will send a Reset Trigger Message. It is recommended to enter LP mode and send this trigger message.  If this bit is programmed during vertical active data is being sent on MIPI link, the reset trigger will be delayed to next vertical blanking period so that the reset trigger message will not disturb the video timing on the MIPI link.  Once the Reset Trigger Message is sent out, RT bit will be automatically set to 0. | 0 – NOP<br>1 – Send a Reset Trigger Message                                                                                        |
| RTB<br>Bit 3         | Register Triggered BTA – This bit automatically perform Bus Turnaround(BTA) when link is not used. When bus is returned back from the slave, the link will remains in Low Power state until a new request come in where HS bit determination the transfer mode.                                                                                                                                                                                                                                                                           | 0 – NOP 1 – Automatically perform BTA when link is available. In video mode, it will be sent at the next vertical blanking period. |
| FBC<br>Bit 2         | Force Bus Contention – This bit controls whether to force a bus contention on the data lane. This bit will be changed to 0, after the bus contention is not detected.                                                                                                                                                                                                                                                                                                                                                                     | 0 – NOP<br>1 – Drive the data lane to LP11 to<br>force a bus contention.                                                           |
| FBT                  | Force BTA TE – This bit controls whether to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 – No BTA after previous BTA                                                                                                      |

 SSD2825
 Rev 1.0
 P 52/171
 Nov 2011
 Solomon Systech

| Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                    | Setting                                                                                              |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Bit 1        | perform automatic BTA after previous BTA so as to get the TE response from MIPI slave.                                                                                                                                                                                                                                                                                                                                                         | 1 – Perform automatic BTA after previous BTA                                                         |
| FBW<br>Bit 0 | Force BTA After Write – This bit controls whether to automatically generate a BTA after a write operation. It is only valid for write operation.  After performing BTA, the bus authority has been passed to the MIPI slave. The SSD2825 is not able to send any data to the MIPI slave before the bus authority is passed back. It is the responsibility of the application processor to check the status of the bus before sending any data. | 0 – Not BTA after the next write packet.  1 – Automatically perform BTA after the next write packet. |

**SSD2825** Rev 1.0 P 53/171 Nov 2011 **Solomon Systech** 

### 9.24 Interrupt Control Register 0/1

Offset Address

ICR\_0/ICR\_1 Interrupt Control Register 0 0xC5(csx0/csx1)

| 15   | 14                | 13                                                                                                                                           | 12                                                                                                                                                                                                                  | 11                                                                                                                                                                                                                                                                           | 10                                                                                                                                                                                                                                                                                                                         | 9                                                                                                                                                                                                                                                                                                                                                             | 8                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEE  | SAE               | SLEE                                                                                                                                         | SLAE                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                            | MLEE                                                                                                                                                                                                                                                                                                                                                          | MLAE                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RW   | RW                | RW                                                                                                                                           | RW                                                                                                                                                                                                                  | RO                                                                                                                                                                                                                                                                           | RO                                                                                                                                                                                                                                                                                                                         | RW                                                                                                                                                                                                                                                                                                                                                            | RW                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x0  | 0x0               | 0x0                                                                                                                                          | 0x0                                                                                                                                                                                                                 | 0x0                                                                                                                                                                                                                                                                          | 0x0                                                                                                                                                                                                                                                                                                                        | 0x0                                                                                                                                                                                                                                                                                                                                                           | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |                   |                                                                                                                                              |                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7    | 6                 | 5                                                                                                                                            | 4                                                                                                                                                                                                                   | 3                                                                                                                                                                                                                                                                            | 2                                                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PLSE | LPTOE             | HSTOE                                                                                                                                        |                                                                                                                                                                                                                     | ARRE                                                                                                                                                                                                                                                                         | BTARE                                                                                                                                                                                                                                                                                                                      | POE                                                                                                                                                                                                                                                                                                                                                           | RDRE                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RW   | RW                | RW                                                                                                                                           | RO                                                                                                                                                                                                                  | RW                                                                                                                                                                                                                                                                           | RW                                                                                                                                                                                                                                                                                                                         | RW                                                                                                                                                                                                                                                                                                                                                            | RW                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x1  | 0x0               | 0x0                                                                                                                                          | 0x0                                                                                                                                                                                                                 | 0x0                                                                                                                                                                                                                                                                          | 0x0                                                                                                                                                                                                                                                                                                                        | 0x0                                                                                                                                                                                                                                                                                                                                                           | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      | RW 0x0  7 PLSE RW | SEE         SAE           RW         RW           0x0         0x0           7         6           PLSE         LPTOE           RW         RW | SEE         SAE         SLEE           RW         RW         RW           0x0         0x0         0x0           7         6         5           PLSE         LPTOE         HSTOE           RW         RW         RW | SEE         SAE         SLEE         SLAE           RW         RW         RW         RW           0x0         0x0         0x0         0x0           7         6         5         4           PLSE         LPTOE         HSTOE           RW         RW         RW         RO | SEE         SAE         SLEE         SLAE           RW         RW         RW         RW         RO           0x0         0x0         0x0         0x0         0x0           7         6         5         4         3           PLSE         LPTOE         HSTOE         ARRE           RW         RW         RO         RW | SEE         SAE         SLEE         SLAE           RW         RW         RW         RO         RO           0x0         0x0         0x0         0x0         0x0           7         6         5         4         3         2           PLSE         LPTOE         HSTOE         ARRE         BTARE           RW         RW         RW         RW         RW | SEE         SAE         SLEE         SLAE         MLEE           RW         RW         RW         RO         RO         RW           0x0         0x0         0x0         0x0         0x0         0x0         0x0           7         6         5         4         3         2         1           PLSE         LPTOE         HSTOE         ARRE         BTARE         POE           RW         RW         RW         RW         RW         RW |

Table 9-24: Interrupt Control Register 0/1 Description

| Name                  | Description                                                                                                            | Setting                        |
|-----------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| SEE<br>Bit 15         | <b>Short Buffer Empty Enable</b> – This bit enables the mapping of <b>SE</b> interrupt to the int_0/int_1 pin.         | 0 – Not enabled<br>1 – Enabled |
| SAE<br>Bit 14         | <b>Short Buffer Available Enable</b> – This bit enables the mapping of <b>SA</b> interrupt to the int_0/int_1 pin.     | 0 – Not enabled<br>1 – Enabled |
| SLEE<br>Bit 13        | <b>SPI Long Buffer Empty Enable</b> – This bit enables the mapping of <b>SLE</b> interrupt to the int_0/int_1 pin.     | 0 – Not enabled<br>1 – Enabled |
| SLAE<br>Bit 12        | <b>SPI Long Buffer Available Enable</b> – This bit enables the mapping of <b>SLA</b> interrupt to the int_0/int_1 pin. | 0 – Not enabled<br>1 – Enabled |
| Reserved<br>Bit 11-10 |                                                                                                                        |                                |
| MLEE<br>Bit 9         | MCU Long Buffer Empty Enable – This bit enables the mapping of MLE interrupt to the int_0 pin.                         | 0 – Not enabled<br>1 – Enabled |
| MLAE<br>Bit 8         | MCU Long Buffer Available Enable – This bit enables the mapping of MLA interrupt to the int_0 pin.                     | 0 – Not enabled<br>1 – Enabled |
| PLSE<br>Bit 7         | PLL Lock Status Enable – This bit enables the mapping of the PLS interrupt to the int_0/int_1 pin.                     | 0 – Not enabled<br>1 – Enabled |
| LPTOE<br>Bit 6        | <b>LP RX Time Out Enable</b> – This bit enables the mapping of the <b>LPTO</b> interrupt to the int_0/int_1pin.        | 0 – Not enabled<br>1 – Enabled |
| HSTOE<br>Bit 5        | <b>HS TX Time Out Enable</b> – This bit enables the mapping of the <b>HSTO</b> interrupt to the int_0/int_1 pin.       | 0 – Not enabled<br>1 – Enabled |
| Reserved<br>Bit 4     |                                                                                                                        |                                |
| ARRE<br>Bit 3         | ACK Response Ready Enable – This bit enables the mapping of ARR interrupt to the int_0/int_1 pin.                      | 0 – Not enabled<br>1 – Enabled |

**SSD2825** | Rev 1.0 | P 54/171 | Nov 2011 | **Solomon Systech** 

| Name           | Description                                                                                                      | Setting                        |  |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|--|
| BTARE<br>Bit 2 | <b>BTA Response Enable</b> – This bit enables the mapping of the <b>BTAR</b> interrupt to the int_0/int_1 pin.   | 0 – Not enabled<br>1 – Enabled |  |  |  |
| POE<br>Bit 1   | <b>Packet Operation Enable</b> – This bit enables the mapping of the <b>PO</b> interrupt to the int_0/int_1 pin. | 0 – Not enabled<br>1 – Enabled |  |  |  |
| RDRE<br>Bit 0  | <b>Read Data Ready Enable</b> – This bit enables the mapping of the <b>RDR</b> interrupt to the int_0/int_1 pin. | 0 – Not enabled<br>1 – Enabled |  |  |  |

**SSD2825** Rev 1.0 P 55/171 Nov 2011 **Solomon Systech** 

### 9.25 Interrupt Status Register 0/1

Offset Address

| ISR 0/ISR 1   | Interrupt Status Register 0 | 0xC6(csx0/csx1) |
|---------------|-----------------------------|-----------------|
| 101X_U/101X_1 | interrupt Status Register v | UACU(CSAU/CSAI) |

| SE  |          |                                                                                            |                                                                                                                                            | 11                                                                                                                                                                                        | 10                                                                                                                                                                                                                                       | 9                                                                                                                                                                                                                                                                            | 8                                                                                                                                                                                                                                                                                                                                       |
|-----|----------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OL  | SA       | SLE                                                                                        | SLA                                                                                                                                        | CST                                                                                                                                                                                       | DST                                                                                                                                                                                                                                      | MLE                                                                                                                                                                                                                                                                          | MLA                                                                                                                                                                                                                                                                                                                                     |
| RO  | RO       | RO                                                                                         | RO                                                                                                                                         | RO                                                                                                                                                                                        | RO                                                                                                                                                                                                                                       | RO                                                                                                                                                                                                                                                                           | RO                                                                                                                                                                                                                                                                                                                                      |
| 0x1 | 0x1      | 0x1                                                                                        | 0x1                                                                                                                                        | 0x1                                                                                                                                                                                       | 0x1                                                                                                                                                                                                                                      | 0x1                                                                                                                                                                                                                                                                          | 0x1                                                                                                                                                                                                                                                                                                                                     |
|     |          |                                                                                            |                                                                                                                                            |                                                                                                                                                                                           |                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                         |
| 7   | 6        | 5                                                                                          | 4                                                                                                                                          | 3                                                                                                                                                                                         | 2                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                       |
| PLS | LPTO     | HSTO                                                                                       | ATR                                                                                                                                        | ARR                                                                                                                                                                                       | BTAR                                                                                                                                                                                                                                     | PO                                                                                                                                                                                                                                                                           | RDR                                                                                                                                                                                                                                                                                                                                     |
| RO  | RW1C     | RW1C                                                                                       | RW1C                                                                                                                                       | RW1C                                                                                                                                                                                      | RW1C                                                                                                                                                                                                                                     | RO                                                                                                                                                                                                                                                                           | RO                                                                                                                                                                                                                                                                                                                                      |
| 0x0 | 0x0      | 0x0                                                                                        | 0x0                                                                                                                                        | 0x0                                                                                                                                                                                       | 0x1                                                                                                                                                                                                                                      | 0x1                                                                                                                                                                                                                                                                          | 0x0                                                                                                                                                                                                                                                                                                                                     |
|     | 7 PLS RO | 0x1         0x1           7         6           PLS         LPTO           RO         RW1C | 0x1         0x1         0x1           7         6         5           PLS         LPTO         HSTO           RO         RW1C         RW1C | 0x1         0x1         0x1         0x1           7         6         5         4           PLS         LPTO         HSTO         ATR           RO         RW1C         RW1C         RW1C | 0x1         0x1         0x1         0x1         0x1           7         6         5         4         3           PLS         LPTO         HSTO         ATR         ARR           RO         RW1C         RW1C         RW1C         RW1C | 0x1         0x1         0x1         0x1         0x1           7         6         5         4         3         2           PLS         LPTO         HSTO         ATR         ARR         BTAR           RO         RW1C         RW1C         RW1C         RW1C         RW1C | 0x1         0x1         0x1         0x1         0x1         0x1           7         6         5         4         3         2         1           PLS         LPTO         HSTO         ATR         ARR         BTAR         PO           RO         RW1C         RW1C         RW1C         RW1C         RW1C         RW1C         RW1C |

Table 9-25: Interrupt Status Register 0/1 Description

| Name          | Description                                                                                                                                                                                                                                          | Setting                                                              |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| SE<br>Bit 15  | Short Buffer Empty – This bit reflects the status of the internal short buffer of the SPI. If the short buffer is empty, this bit will be set to 1. The application processor can write up to the maximum size of the short buffer.                  | 0 – The short buffer is not empty.<br>1 – The short buffer is empty. |
| SA<br>Bit 14  | Short Buffer Available – This bit reflects the status of the internal short buffer of the SPI. If the short buffer is not full, this bit will be set to 1. The application processor can write at least 1 packet to the short buffer.                | 0 – The short buffer is full.<br>1 – The short buffer is not full.   |
| SLE<br>Bit 13 | <b>SPI Long Buffer Empty</b> – This bit reflects the status of the internal long buffer of the SPI interface. If the long buffer is empty, this bit will be set to 1. The application processor can write up to the maximum size of the long buffer. | 0 – The long buffer is not empty.<br>1 – The long buffer is empty.   |
| SLA<br>Bit 12 | SPI Long Buffer Available – This bit reflects the status of the internal long buffer of the SPI interface. If the long buffer is not full, this bit will be set to 1. The application processor can write at least 1 packet to the long buffer.      | 0 – The long buffer is full.<br>1 – The long buffer is not full.     |
| CST<br>Bit 11 | Clock Lane Status – This bit reflects the status at the MIPI Clock lane.                                                                                                                                                                             | 0 – Clock lane is not in LP-11.<br>1 – Clock lane is in LP-11.       |
| DST<br>Bit 10 | <b>Data Lane Status</b> – This bit reflects the status at the MIPI Data lane.                                                                                                                                                                        | 0 – Data lane is not in LP-11.<br>1 – Data lane is in LP-11.         |
| MLE<br>Bit 9  | MCU Long Buffer Empty – This bit reflects the status of the internal long buffer of the MCU interface. If the long buffer is empty, this bit will be set to 1. The application processor can write up to the maximum size of the long buffer.        | 0 – The long buffer is not empty.<br>1 – The long buffer is empty.   |
| MLA<br>Bit 8  | MCU Long Buffer Available – This bit reflects the status of the internal long buffer of the MCU interface. If the long buffer is not full, this bit will be set to 1. The application processor can write at least 1 packet to the long buffer.      | 0 – The long buffer is full.<br>1 – The long buffer is not full.     |

**SSD2825** Rev 1.0 P 56/171 Nov 2011 **Solomon Systech** 

| Name          | Description                                                                                                                                                                                                                                                                          | Setting                                                                                                                                        |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| PLS<br>Bit 7  | PLL Lock Status – This bit reflects the status of the PLL. Before the PLL is locked, the whole system is running at the reference clock input of the PLL, as the PLL has no output before getting lock. Hence, the application processor must access the registers using slow speed. | 0 – PLL has not been locked<br>1 – PLL has been locked                                                                                         |
| LPTO<br>Bit 6 | LP RX Time Out – This bit reflects the status of the LP RX timer.                                                                                                                                                                                                                    | 0 – The LP RX timer has expired.<br>1 – The LP RX timer has not expired.                                                                       |
| HSTO<br>Bit 5 | <b>HS TX Time Out</b> – This bit reflects the status of the HS TX timer.                                                                                                                                                                                                             | 0 – The HS TX timer has expired.<br>1 – The HS TX timer has not expired.                                                                       |
| ATR<br>Bit 4  | ACK Trigger Response – This bit reflects whether the ACK trigger message has been received or not.                                                                                                                                                                                   | <ul><li>0 – ACK trigger message has not been received.</li><li>1 – ACK trigger message has been received.</li></ul>                            |
| ARR<br>Bit 3  | ACK Response Ready – This bit reflects whether the ACK response has been received or not. The ACK response can be an ACK trigger message or ACK with Error Report packet.                                                                                                            | 0 – Response has not been received. 1 – Response has been received.                                                                            |
| BTAR<br>Bit 2 | BTA Response – This bit reflects the data lane status after SSD2825 has made a BTA.                                                                                                                                                                                                  | <ul> <li>0 – The MIPI slave has not passed the lane authority back.</li> <li>1 – The MIPI slave has passed the lane authority back.</li> </ul> |
| PO<br>Bit 1   | <b>Packet Operation</b> – This bit reflects whether the SSD2825 is ready to take in more data from the application processor.                                                                                                                                                        | 0 – Not ready<br>1 – Ready                                                                                                                     |
| RDR<br>Bit 0  | Read Data Ready – This bit reflects whether the data from the MIPI slave is ready for read by the application processor. This bit is valid only during the read operation. This bit will be automatically cleared when all the received data are read out.                           | 0 – Not ready<br>1 – Ready                                                                                                                     |

**SSD2825** Rev 1.0 P 57/171 Nov 2011 **Solomon Systech** 

### 9.26 Error Status Register 0/1

Offset Address

| ESR 0/ESR 1 | Error Status Register 0 | 0xC7(csx0/csx1) |
|-------------|-------------------------|-----------------|
| ESK_WESK_I  | Ellor Status Register v | UXC/(CSXU/CSXI) |

| BIT   | 15   | 14   | 13  | 12   | 11  | 10   | 9     | 8     |
|-------|------|------|-----|------|-----|------|-------|-------|
| NAME  |      |      |     |      |     | CRCE | ECCE2 | ECCE1 |
| TYPE  | RO   | RO   | RO  | RO   | RO  | RW1C | RW1C  | RW1C  |
| RESET | 0x0  | 0x0  | 0x0 | 0x0  | 0x0 | 0x0  | 0x0   | 0x0   |
|       |      |      |     |      |     |      |       |       |
| BIT   | 7    | 6    | 5   | 4    | 3   | 2    | 1     | 0     |
| NAME  | so   | SLO  |     | MLO  |     | CONT |       | VMM   |
| TYPE  | RW1C | RW1C | RO  | RW1C | RO  | RO   | RO    | RW1C  |
| RESET | 0x0  | 0x0  | 0x0 | 0x0  | 0x0 | 0x0  | 0x0   | 0x0   |
|       |      |      |     |      |     |      |       |       |

Table 9-26: Error Status Register 0/1 Description

| Name                  | Description                                                                                                                                                                                                                                                                                                                      | Setting                                                                                                                                          |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15-11 |                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                  |
| CRCE<br>Bit 10        | CRC Error – This bit reflects the status of CRC checking for the packets received from the MIPI slave. The status is valid only when the ECD bit is set to 0. Once a CRC error occurs, this bit will be set to 1. It will remain as 1 until the application processor writes 1 to clear it.                                      | 0 – No CRC error since this bit is cleared 1 – At least 1 CRC error since this bit is cleared                                                    |
| ECCE2<br>Bit 9        | <b>ECC Multi Bit Error</b> – This bit reflects the status of ECC checking for the packets received from the MIPI slave. The status is valid only when the <b>ECD</b> bit is set to 0. Once an ECC multi-bit error occurs, this bit will be set to 1. It will remain as 1 until the application processor writes 1 to clear it.   | <ul> <li>0 – No ECC multi-bit error since this bit is cleared</li> <li>1 – At least 1 ECC multi-bit error since this bit is cleared</li> </ul>   |
| ECCE1<br>Bit 8        | <b>ECC Single Bit Error</b> – This bit reflects the status of ECC checking for the packets received from the MIPI slave. The status is valid only when the <b>ECD</b> bit is set to 0. Once an ECC single-bit error occurs, this bit will be set to 1. It will remain as 1 until the application processor writes 1 to clear it. | <ul> <li>0 – No ECC single-bit error since this bit is cleared</li> <li>1 – At least 1 ECC single-bit error since this bit is cleared</li> </ul> |
| SO<br>Bit 7           | Short Buffer Overflow – This bit reflects the status of internal short buffer of the SPI. If the short buffer has overflowed, this bit will be set to 1. It will remain as 1 until the application processor writes 1 to clear it.                                                                                               | 0 – Overflow has not occurred<br>1 – Overflow has occurred                                                                                       |
| SLO<br>Bit 6          | SPI Long Buffer Overflow – This bit reflects the status of internal long buffer of the SPI interface. If the long buffer has overflowed, this bit will be set to 1. It will remain as 1 until the application processor writes 1 to clear it.                                                                                    | 0 – Overflow has not occurred<br>1 – Overflow has occurred                                                                                       |
| Reserved<br>Bit 5     |                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                  |

**SSD2825** Rev 1.0 P 58/171 Nov 2011 **Solomon Systech** 

| Name              | Description                                                                                                                                                                                                                                   | Setting                                                    |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| MLO<br>Bit 4      | MCU Long Buffer Overflow – This bit reflects the status of internal long buffer of the MCU interface. If the long buffer has overflowed, this bit will be set to 1. It will remain as 1 until the application processor writes 1 to clear it. | 0 – Overflow has not occurred<br>1 – Overflow has occurred |
| Reserved<br>Bit 3 | Reserved                                                                                                                                                                                                                                      | Reserved                                                   |
| CONT<br>Bit 2     | <b>Contention</b> – This bit reflects the status of the data lane contention detector.                                                                                                                                                        | 0 – No contention<br>1 – Contention has occurred           |
| Reserved<br>Bit 1 |                                                                                                                                                                                                                                               |                                                            |
| VMM<br>Bit 0      | VC Mis Match – This bit reflects whether there is a mismatch between the VC ID transmitted by the SSD2825 and the VC ID received from the MIPI slave                                                                                          | 0 – No mismatch<br>1 – Mismatch has occurred               |

**SSD2825** Rev 1.0 P 59/171 Nov 2011 **Solomon Systech** 

#### 9.27 Data Format Register 0/1

Offset Address

DFR\_0/DFR\_1 Data Format Register 0/1 0xC8(csx0/csx1)

| BIT   | 15  | 14  | 13  | 12  | 11        | 10  | 9   | 8   |
|-------|-----|-----|-----|-----|-----------|-----|-----|-----|
| NAME  |     |     |     |     |           |     |     |     |
| TYPE  | RO  | RO  | RO  | RO  | RO        | RO  | RO  | RO  |
| RESET | 0x0 | 0x0 | 0x0 | 0x0 | 0x0       | 0x0 | 0x0 | 0x0 |
|       |     |     |     |     |           |     |     |     |
| BIT   | 7   | 6   | 5   | 4   | 3         | 2   | 1   | 0   |
| NAME  |     |     |     | IFS | IFS FT DD |     | DF  |     |
| TYPE  | RO  | RO  | RO  | RW  | RW        |     | RW  |     |
| RESET | 0x0 | 0x0 | 0x0 | 0x0 | 0x0       |     | 0x0 |     |

Table 9-27: Data Format Register 0/1 Description

| Name                 | Description                                                                                                                                                                                                        | Setting                                                                |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| Reserved<br>Bit 15-5 |                                                                                                                                                                                                                    |                                                                        |
| IFS<br>Bit 4         | Interface Format Select – This bit specifies the MCU or SPI interface input data format for DCS Long Write packet whose DCS command is 0x2C or 0x3C.                                                               | 0 – The input is in raw data format. 1 – The input is in pixel format. |
| FT<br>Bit 3-2        | Interface Format Type – These bits specify how the data is written in through the MCU or SPI interface. It is valid when <b>IFS</b> is 1, the interface type 16 bit and the display data format is 18bpp or 24bpp. | 00 – Type 1<br>01 – Type 2<br>10 – Type 3<br>11 – Reserved             |
| DDF<br>Bit 1-0       | <b>Display Data Format</b> – These bits specify the data format of the incoming data on the MCU or SPI interface. It is valid when <b>IFS</b> is 1.                                                                | 00 – 16bpp<br>01 – 18bpp<br>10 – 24bpp<br>11 – Reserved                |

**NOTE:** All these fields are valid only for DCS Long Write packet whose DCS command is 0x2C or 0x3C. In other words, they are valid for DCS Long Write packet that writes data into the display memory. For other DCS commands, the input data is always treated as raw data. These fields are only used in rare cases.

**SSD2825** | Rev 1.0 | P 60/171 | Nov 2011 | **Solomon Systech** 

### 9.28 Delay Adjustment Register 1 0/1

Offset Address

| DAR1_0/ | DAR1_1 Delay Adjustment Register 1 0/1 0xC9(csx0/csx1) |     |    |    |     |    | csx0/csx1) |   |  |
|---------|--------------------------------------------------------|-----|----|----|-----|----|------------|---|--|
| BIT     | 15                                                     | 14  | 13 | 12 | 11  | 10 | 9          | 8 |  |
| NAME    |                                                        | HZD |    |    |     |    |            |   |  |
| TYPE    |                                                        |     |    | R  | .W  |    |            |   |  |
| RESET   |                                                        |     |    | 02 | 14  |    |            |   |  |
|         |                                                        |     |    |    |     |    |            |   |  |
| BIT     | 7                                                      | 6   | 5  | 4  | 3   | 2  | 1          | 0 |  |
| NAME    |                                                        | HPD |    |    |     |    |            |   |  |
| TYPE    |                                                        | RW  |    |    |     |    |            |   |  |
| RESET   |                                                        |     |    | 02 | x02 |    |            |   |  |
|         |                                                        |     |    |    |     |    |            |   |  |

Table 9-28: Delay Adjustment Register 1 0/1 Description

| Name                | Description                                                                                                                     | Setting |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------|---------|
| <b>HZD</b> Bit 15-8 | <b>HS Zero Delay</b> – These bits specifies the number of nibble clock for HS zero delay period T <sub>HS-ZERO</sub> .          |         |
| HPD<br>Bit 7-0      | <b>HS Prepare Delay</b> – These bits specifies the number of nibble clock for HS prepare delay period T <sub>HS-PREPARE</sub> . |         |

**SSD2825** Rev 1.0 P 61/171 Nov 2011 **Solomon Systech** 

### 9.29 Delay Adjustment Register 2 0/1

Offset Address

| DAR2_0/. | DAR2_1 Delay Adjustment Register 2 0/1 0xCA(csx0/cs |                       |   |   |    |   | (csx0/csx1) |   |  |
|----------|-----------------------------------------------------|-----------------------|---|---|----|---|-------------|---|--|
| BIT      | 15                                                  | 15 14 13 12 11 10 9 8 |   |   |    |   |             |   |  |
| NAME     |                                                     |                       |   | C | ZD |   |             |   |  |
| TYPE     |                                                     |                       |   | R | W  |   |             |   |  |
| RESET    | 0x28                                                |                       |   |   |    |   |             |   |  |
|          |                                                     |                       |   |   |    |   |             |   |  |
| BIT      | 7                                                   | 6                     | 5 | 4 | 3  | 2 | 1           | 0 |  |
| NAME     |                                                     |                       |   | C | PD |   |             |   |  |
| TYPE     | RW                                                  |                       |   |   |    |   |             |   |  |
| RESET    | 0x03                                                |                       |   |   |    |   |             |   |  |
|          |                                                     |                       |   |   |    |   |             |   |  |

Table 9-29: Delay Adjustment Register 2 0/1 Description

| Name            | Description                                                                                                                        | Setting |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------|---------|
| CZD<br>Bit 15-8 | CLK Zero Delay – These bits specifies the number of nibble clock for CLK zero delay period T <sub>CLK-ZERO</sub> .                 |         |
| CPD<br>Bit 7-0  | <b>CLK Prepare Delay</b> – These bits specifies the number of nibble clock for CLK prepare delay period T <sub>CLK-PREPARE</sub> . |         |

 SSD2825
 Rev 1.0
 P 62/171
 Nov 2011
 Solomon Systech

### 9.30 Delay Adjustment Register 3 0/1

Offset Address

| DAR3_0/ | /DAR3_1 Delay Adjustment Register 3 0/1 0xCB(csx0/cs |                       |   |    |     |   | (csx0/csx1) |   |  |
|---------|------------------------------------------------------|-----------------------|---|----|-----|---|-------------|---|--|
| BIT     | 15                                                   | 15 14 13 12 11 10 9 8 |   |    |     |   |             |   |  |
| NAME    |                                                      |                       |   | CF | PED |   |             |   |  |
| TYPE    |                                                      |                       |   | R  | W   |   |             |   |  |
| RESET   | 0x04                                                 |                       |   |    |     |   |             |   |  |
|         |                                                      |                       |   |    |     |   |             |   |  |
| BIT     | 7                                                    | 6                     | 5 | 4  | 3   | 2 | 1           | 0 |  |
| NAME    |                                                      |                       |   | CF | TD  |   |             |   |  |
| TYPE    | RW                                                   |                       |   |    |     |   |             |   |  |
| RESET   | 0x16                                                 |                       |   |    |     |   |             |   |  |
|         |                                                      |                       |   |    |     |   |             |   |  |

Table 9-30: Delay Adjustment Register 3 0/1 Description

| Name             | Description                                                                                                               | Setting |
|------------------|---------------------------------------------------------------------------------------------------------------------------|---------|
| CPED<br>Bit 15-8 | CLK Pre Delay – These bits specifies the number of nibble clock for CLK pre delay period T <sub>CLK-PER</sub> .           |         |
| CPTD<br>Bit 7-0  | <b>CLK Post Delay</b> – These bits specifies the number of nibble clock for CLK post delay period T <sub>CLK-POST</sub> . |         |

**SSD2825** Rev 1.0 P 63/171 Nov 2011 **Solomon Systech** 

### 9.31 Delay Adjustment Register 4 0/1

Offset Address

| DAR4_0/. | DAR4_1 Delay Adjustment Register 4 0/1 0xCC(cs |                       |   |    |    |   | csx0/csx1) |   |  |
|----------|------------------------------------------------|-----------------------|---|----|----|---|------------|---|--|
| BIT      | 15                                             | 15 14 13 12 11 10 9 8 |   |    |    |   |            |   |  |
| NAME     |                                                |                       |   | C' | ΓD |   |            |   |  |
| TYPE     |                                                |                       |   | R  | W  |   |            |   |  |
| RESET    | 0x0A                                           |                       |   |    |    |   |            |   |  |
|          |                                                |                       |   |    |    |   |            |   |  |
| BIT      | 7                                              | 6                     | 5 | 4  | 3  | 2 | 1          | 0 |  |
| NAME     |                                                |                       |   | H  | ΓD |   |            |   |  |
| TYPE     | RW                                             |                       |   |    |    |   |            |   |  |
| RESET    | 0x0A                                           |                       |   |    |    |   |            |   |  |
|          |                                                |                       |   |    |    |   |            |   |  |

Table 9-31: Delay Adjustment Register 4 0/1 Description

| Name                | Description                                                                                                                                                                      | Setting |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <b>CTD</b> Bit 15-8 | CLK Trail Delay – These bits specifies the number of nibble clock for CLK trail delay period T <sub>CLK-TRAIL</sub> .                                                            |         |
| HTD<br>Bit 7-0      | HS Trail Delay – These bits specifies the number of nibble clock for HS trail delay period T <sub>HS-TRAIL</sub> .  Please note that the minimum value for the T <sub>HS</sub> - |         |
|                     | TRAIL is 3.                                                                                                                                                                      |         |

**SSD2825** | Rev 1.0 | P 64/171 | Nov 2011 | **Solomon Systech** 

### 9.32 Delay Adjustment Register 5 0/1

Offset Address

DAR5\_0/DAR5\_1 Delay Adjustment Register 5 0/1 0xCD(csx0/csx1) BIT 14 10 15 NAME WUD[15:8] TYPE RW RESET 0x10 BIT 6 NAME WUD[7:0] TYPE RWRESET 0x00

Table 9-32: Delay Adjustment Register 5 0/1 Description

| Name            | Description                                                                                                                                                                                                   | Setting |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| WUD<br>Bit 15-0 | Wake Up Delay – These bits specifies the number of clock cycles for wake up delay period T <sub>WAKEUP</sub> . The delay is used to wake up the MIPI slave from ULPS state. The clock is the low power clock. |         |

**SSD2825** Rev 1.0 P 65/171 Nov 2011 **Solomon Systech** 

### 9.33 Delay Adjustment Register 6 0/1

Offset Address

DAR6\_0/DAR6\_1 Delay Adjustment Register 6 0/1 0xCE(csx0/csx1)

| BIT   | 15  | 14  | 13  | 12  | 11  | 10 | 9  | 8 |
|-------|-----|-----|-----|-----|-----|----|----|---|
| NAME  |     |     |     |     | TGO |    |    |   |
| TYPE  | RO  | RO  | RO  | RO  | RW  |    |    |   |
| RESET | 0x0 | 0x0 | 0x0 | 0x0 | 0x4 |    |    |   |
|       |     |     |     |     |     |    |    |   |
| BIT   | 7   | 6   | 5   | 4   | 3   | 2  | 1  | 0 |
| NAME  |     |     |     |     |     | TG | ET |   |
| TYPE  | RO  | RO  | RO  | RO  | RW  |    |    |   |
| RESET | 0x0 | 0x0 | 0x0 | 0x0 | 0x5 |    |    |   |
|       |     |     |     |     |     |    |    |   |

Table 9-33: Delay Adjustment Register 6 0/1 Description

| Name                  | Description                                                                                                      | Setting |
|-----------------------|------------------------------------------------------------------------------------------------------------------|---------|
| Reserved<br>Bit 15-12 |                                                                                                                  |         |
| TGO<br>Bit 11-8       | <b>TA Go Delay</b> – These bits specifies the number of $T_{LPX}$ for TA go delay period $T_{TA-GO}$ .           |         |
| Reserved<br>Bit 7-4   |                                                                                                                  |         |
| TGET<br>Bit 3-0       | <b>TA Get Delay</b> – These bits specifies the number of $T_{LPX}$ for TA get delay period $T_{TA\text{-}GET}$ . |         |

**SSD2825** Rev 1.0 P 66/171 Nov 2011 **Solomon Systech** 

### 9.34 HS TX Timer Register 1 0/1

Offset Address

| HTTR1_ | 0/HTTR1_1 HS TX Timer Register 1 0/1 |                       |   |     |        | 0xCF( | (csx0/csx1) |   |  |
|--------|--------------------------------------|-----------------------|---|-----|--------|-------|-------------|---|--|
| BIT    | 15                                   | 15 14 13 12 11 10 9 8 |   |     |        |       |             |   |  |
| NAME   |                                      |                       |   | HTT | [15:8] |       |             |   |  |
| TYPE   |                                      | RW                    |   |     |        |       |             |   |  |
| RESET  | 0x00                                 |                       |   |     |        |       |             |   |  |
|        |                                      |                       |   |     |        |       |             |   |  |
| BIT    | 7                                    | 6                     | 5 | 4   | 3      | 2     | 1           | 0 |  |
| NAME   |                                      | HTT[7:0]              |   |     |        |       |             |   |  |
| TYPE   | RW                                   |                       |   |     |        |       |             |   |  |
| RESET  |                                      | 0x00                  |   |     |        |       |             |   |  |
|        |                                      |                       |   |     |        |       |             |   |  |

Table 9-34: HS TX Timer Register 1 0/1 Description

| Name            | Description                                                                                                                                                                                                                                                                                                                              | Setting |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| HTT<br>Bit 31-0 | HS TX Timer – These bits specify the HS TX timer timeout value. PLL reference clock is used to increment an internal timer.                                                                                                                                                                                                              |         |
|                 | The timer starts when the SSD2825 enters HS transmit mode. When the SSD2825 exits from HS transmit mode, the timer will be reset. If the timer expires before the end of HS transmission, the SSD2825 will signal an error and switch to LP mode to continue the transmission. At the same time, the <b>HS</b> bit will be cleared to 0. |         |
|                 | Software intervention is required so that the SSD2825 can go back to proper HS transmission mode.                                                                                                                                                                                                                                        |         |

**SSD2825** Rev 1.0 P 67/171 Nov 2011 **Solomon Systech** 

### 9.35 HS TX Timer Register 2 0/1

Offset Address

HTTR2\_0/HTTR2\_1 HS TX Timer Register 2 0/1 0xD0(csx0/csx1) BIT 15 14 13 10 NAME HTT[31:24] TYPE RW RESET 0x00 BIT 6 NAME HTT [23:16] TYPE RWRESET 0x10

Table 9-35: HS RX Timer Register 2 0/1 Description

| Name     | Description                               | Setting |
|----------|-------------------------------------------|---------|
| HTT      | Please see the description of HS TX Timer |         |
| Bit 31-0 | Register 1                                |         |

**SSD2825** Rev 1.0 P 68/171 Nov 2011 **Solomon Systech** 

### 9.36 LP RX Timer Register 1 0/1

Offset Address

LRTR1\_0/LRTR1\_1 LP RX Timer Register 1 0/1 0xD1(csx0/csx1) BIT 15 14 13 10 NAME LRT[15:8] TYPE RW RESET 0x00 BIT 6 NAME LRT[7:0] TYPE RWRESET 0x00

Table 9-36: LP TX Timer Register 1 0/1 Description

| Name            | <b>Description</b> Setting                                                                                                                                                                                                                                                                                  |  |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| LRT<br>Bit 31-0 | LP RX Timer – These bits specify the LP RX timer timeout value. PLL reference clock is used to increment an internal timer.                                                                                                                                                                                 |  |  |  |
|                 | The timer starts when the SSD2825 enters LP receive mode. When the SSD2825 exits from LP receive mode, the timer will be reset. If the timer expires before exiting from LP receive mode, the SSD2825 will signal an error and switch to LP transmit mode. The DPHY will drive the data lane to LP11 state. |  |  |  |
|                 | Software intervention is required so that any possible error could be cleared.                                                                                                                                                                                                                              |  |  |  |

**SSD2825** Rev 1.0 P 69/171 Nov 2011 **Solomon Systech** 

### 9.37 LP RX Timer Register 2 0/1

Offset Address

LRTR2\_0/LRTR2\_1 LP RX Timer Register 2 0/1 0xD2(csx0/csx1) BIT 15 14 13 10 NAME LRT[31:24] TYPE RW RESET 0x00 BIT 6 NAME LRT[23:16] TYPE RWRESET 0x10

Table 9-37: LP TX Timer Register 2 0/1 Description

| Name            | Description                                             | Setting |
|-----------------|---------------------------------------------------------|---------|
| LRT<br>Bit 31-0 | Please see the description of LP RX Timer<br>Register 1 |         |

**SSD2825** Rev 1.0 P 70/171 Nov 2011 **Solomon Systech** 

# 9.38 TE Status Register 0/1

Offset Address

TSR\_0/TSR\_1 TE Status Register 0/1 0xD3(csx0/csx1)

| RO<br>0x0 |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| 0x0       |           |           |           |           | _         |           |
|           | 0x0       | 0x0       | 0x0       | 0x0       | 0x0       | 0x0       |
|           |           |           |           |           |           |           |
|           |           |           |           |           |           |           |
| 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|           |           |           |           |           |           | TER       |
| RO        | RO        | RO        | RO        | RO        | RO        | RW1C      |
| 0x0       |
| -         |           |           |           |           |           |           |

Table 9-38: TE Status Register 0/1 Description

| Name                 | Description                                                                                                                                                                                                                                                                                                                  | Setting                                                                   |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Reserved<br>Bit 15-1 |                                                                                                                                                                                                                                                                                                                              |                                                                           |
| TER<br>Bit 0         | <b>TE Response</b> – This bit reflects whether a TE response has been received or not. Once a TE response is received, this bit will be set to 1. At the same time, the output te_0/te_1 signals will go high. The host processor can write 1 to clear this bit. Once the bit is cleared, the te_0/te_1 signals will go low. | 0 –TE response has not been received.  1 – TE response has been received. |

 SSD2825
 Rev 1.0
 P 71/171
 Nov 2011
 Solomon Systech

### 9.39 SPI Read Register 0/1

Offset Address

LRR\_0/LRR\_1 SPI Read Register 0/1 0xD4(csx0/csx1)

| BIT   | 15                                                                          | 14 | 13 | 12 | 11 | 10 | 9 | 8   |
|-------|-----------------------------------------------------------------------------|----|----|----|----|----|---|-----|
| NAME  |                                                                             |    |    |    |    |    |   |     |
| TYPE  | RO RO RO RO RO RO RO                                                        |    |    |    |    |    |   | RO  |
| RESET | 0x0         0x0         0x0         0x0         0x0         0x0         0x0 |    |    |    |    |    |   | 0x0 |
|       |                                                                             |    |    |    |    |    |   |     |
| BIT   | 7 6 5 4 3 2 1 0                                                             |    |    |    |    |    |   | 0   |
| NAME  | RRA                                                                         |    |    |    |    |    |   |     |
| TYPE  | RW                                                                          |    |    |    |    |    |   |     |
| RESET | 0xFA                                                                        |    |    |    |    |    |   |     |
|       |                                                                             |    |    |    |    |    |   |     |

#### Table 9-39: SPI Read Register 0/1 Description

| Name     | Description                                                                                           | Setting |
|----------|-------------------------------------------------------------------------------------------------------|---------|
| Reserved |                                                                                                       |         |
| Bit 15-8 |                                                                                                       |         |
| RRA      | <b>Register Read Address</b> – These bits specify the                                                 |         |
| Bit 7-0  | address of the register to be read through the SPI interface, when the interface is SPI 8 bit (either |         |
|          | 3 wire or 4 wire).                                                                                    |         |

**SSD2825** | Rev 1.0 | P 72/171 | Nov 2011 | **Solomon Systech** 

## 9.40 Test Register 0/1

Offset Address

TR\_0/TR\_1 Test Register 0/1 0xD6(csx0/csx1)

| BIT   | 15       | 14    | 13 | 12   | 11 | 10 | 9   | 8   |  |
|-------|----------|-------|----|------|----|----|-----|-----|--|
| NAME  | TM       | /FL0  |    | EIC  |    |    |     | FLM |  |
| TYPE  | R        | W     |    |      | RW | RW |     |     |  |
| RESET | 0        | x0    |    | 0x00 |    |    |     |     |  |
|       |          |       |    |      |    |    |     |     |  |
| BIT   | 7        | 6     | 5  | 4    | 3  | 2  | 1   | 0   |  |
| NAME  |          |       | P  | NB   |    |    | END | CO  |  |
| TYPE  |          | RW RW |    |      |    |    |     |     |  |
| RESET | 0x01 0x0 |       |    |      |    |    | 0x1 |     |  |
|       |          |       |    |      |    |    |     |     |  |

Table 9-40: Test Register 0/1 Description

| Name                | Description                                                                                                                                                                                                                                                                                                                                                | Setting                                                                                                 |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| TM/FL0<br>Bit 15-14 | <b>Test Mode</b> – These bits selects whether to inject CRC/ECC error for the outgoing streams. They are used for debugging purpose only. They should be set to 00 in normal mode!                                                                                                                                                                         | 00 – Normal mode<br>01 – Inject CRC error<br>10 – Inject 1 bit ECC error<br>11 – Inject 2 bit ECC error |
|                     | Force Lane 0 – These bits are valid when FLM is 1. During this mode, user can write Low Power value to the MIPI lane 0 data using these bits. SSD2825 will not respond to the normal request through RGB, MCU or SPI interface. FL0[1] controls MIPI_DP0 and FL0[0] controls MIPI_DN0.                                                                     |                                                                                                         |
| EIC<br>Bit 13-9     | Error Injection Control – These bits controls the position of the error being injected for testing. It is only applicable when <b>TM</b> is 01.                                                                                                                                                                                                            |                                                                                                         |
| FLM<br>Bit 8        | Force Lane Mode – This bit enable user to write to FL0 bits to directly control the analog lane DP0 and DP1.  The lane should be in Low Power Mode(HS=0) when write using FL0.                                                                                                                                                                             | 0 – Normal Mode<br>1 – Force Lane Mode                                                                  |
| PNB<br>Bit 7-2      | Packet Number in Blanking Period – These bits controls the number of packet to send during video mode blanking period.                                                                                                                                                                                                                                     |                                                                                                         |
| END<br>Bit 1        | Endianess – This bit specifies the endianess of the data transmitted over the serial link.  During command mode transmission, this bit takes effect only when the IFS bit is 1 and the transmitted packet is DCS write memory packet, 0x2C or 0x3C.  During video mode transmission, this bit must be set to 0 so as to follow the MIPI DSI specification. | 0 – Least significant byte sent first<br>1 – Most significant byte sent first                           |
| CO<br>Bit 0         | Color Order – This bit specifies the order of the color component in the pixel.  During command mode transmission, this bit takes effect only when the IFS bit is 1 and the                                                                                                                                                                                | 0 – RGB. R is in the higher portion of the pixel. 1 – BGR. B is in the higher portion of the pixel.     |

**SSD2825** Rev 1.0 P 73/171 Nov 2011 **Solomon Systech** 

| Name | Description                                                                                                                                                        | Setting |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|      | transmitted packet is DCS write memory packet, 0x2C or 0x3C. During video mode transmission, this bit must be set to 1 so as to follow the MIPI DSI specification. |         |

#### Remark: 24 bits color format

| со | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | <b>D7</b> | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|-----------|----|----|----|----|----|----|----|
| 0  | R7  | R6  | R5  | R4  | R3  | R2  | R1  | R0  | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | В7        | В6 | В5 | В4 | В3 | B2 | В1 | В0 |
| 1  | В7  | В6  | B5  | B4  | В3  | B2  | В1  | В0  | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | R7        | R6 | R5 | R4 | R3 | R2 | R1 | R0 |

**SSD2825** Rev 1.0 P 74/171 Nov 2011 **Solomon Systech** 

## 9.41 TE Count Register 0/1

TECR\_0/TECR\_1

Offset Address 0xD7(csx0/csx1)

RIT 15

TE Count Register 0/1

| BIT   | 15        | 14              | 13 | 12  | 11    | 10 | 9 | 8 |  |  |
|-------|-----------|-----------------|----|-----|-------|----|---|---|--|--|
| NAME  | TEC[15:8] |                 |    |     |       |    |   |   |  |  |
| TYPE  | RW        |                 |    |     |       |    |   |   |  |  |
| RESET |           | 0x00            |    |     |       |    |   |   |  |  |
|       |           |                 |    |     |       |    |   |   |  |  |
| BIT   | 7         | 7 6 5 4 3 2 1 0 |    |     |       |    |   |   |  |  |
| NAME  |           |                 |    | TEC | [7:0] |    |   |   |  |  |
| TYPE  |           |                 |    | R   | W     |    |   |   |  |  |
| RESET | 0x01      |                 |    |     |       |    |   |   |  |  |
|       |           |                 |    |     |       |    |   |   |  |  |

Table 9-41: TE Count Register 0/1 Description

| Name            | Description                                                                                                                                                                                                                                                                                 | Setting                 |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| TEC<br>Bit 15-0 | TE Count – These bits determines the pulse width of the output te_0/te_1 signal. A counter will be started after the TE signal goes to 1.  When the counter reaches the value in TEC field, the te_0/te_1 signal will be set to 0. The counter uses the PLL reference clock to do counting. | The minimum value is 1. |

SSD2825 Rev 1.0 P 75/171 Nov 2011 Solomon Systech

## 9.42 Analog Control Register

Offset Address

| ACR1  |      | Analog Control 1 Register 0xD8 |    |        |          |    |   |   |  |  |
|-------|------|--------------------------------|----|--------|----------|----|---|---|--|--|
| BIT   | 15   | 14                             | 13 | 12     | 11       | 10 | 9 | 8 |  |  |
| NAME  |      | MIPI_CONT[15:8]                |    |        |          |    |   |   |  |  |
| TYPE  |      | RW                             |    |        |          |    |   |   |  |  |
| RESET | 0x12 |                                |    |        |          |    |   |   |  |  |
|       |      |                                |    |        |          |    |   |   |  |  |
| BIT   | 7    | 6                              | 5  | 4      | 3        | 2  | 1 | 0 |  |  |
| NAME  |      |                                |    | MIPI_C | ONT[7:0] |    |   |   |  |  |
| TYPE  |      | RW                             |    |        |          |    |   |   |  |  |
| RESET |      | 0x1C                           |    |        |          |    |   |   |  |  |
|       |      |                                |    |        |          |    |   |   |  |  |

**Table 9-42: Analog Control 1 Register Description** 

| Name                  | Description                                             | Setting |
|-----------------------|---------------------------------------------------------|---------|
| MIPI_CONT<br>Bit 15-0 | MIPI Control – These bits control the analog Phy input. |         |

**SSD2825** Rev 1.0 P 76/171 Nov 2011 **Solomon Systech** 

## 9.43 Analog Control Register 2

Offset Address

| Analog Control Register 2 0xD9 |    |    |          |                                                   |                                                                           |                                                                                 |    |  |
|--------------------------------|----|----|----------|---------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------|----|--|
| 15                             | 14 | 13 | 12       | 11                                                | 10                                                                        | 9                                                                               | 8  |  |
| MIPI_CONT[31:24]               |    |    |          |                                                   |                                                                           |                                                                                 |    |  |
| RW                             |    |    |          |                                                   |                                                                           |                                                                                 |    |  |
| 0x00                           |    |    |          |                                                   |                                                                           |                                                                                 |    |  |
|                                |    |    |          |                                                   |                                                                           |                                                                                 |    |  |
| 7                              | 6  | 5  | 4        | 3                                                 | 2                                                                         | 1                                                                               | 0  |  |
|                                |    |    | MIPI_CO  | NT[23:16]                                         |                                                                           |                                                                                 |    |  |
| RW                             |    |    |          |                                                   |                                                                           |                                                                                 |    |  |
| 0x00                           |    |    |          |                                                   |                                                                           |                                                                                 |    |  |
|                                |    |    | 15 14 13 | 15 14 13 12 MIPI_CO  R  7 6 5 4  MIPI_CO  RIPI_CO | 15 14 13 12 11  MIPI_CONT[31:24]  RW 0x00  7 6 5 4 3  MIPI_CONT[23:16] RW | 15 14 13 12 11 10  MIPI_CONT[31:24]  RW 0x00  7 6 5 4 3 2  MIPI_CONT[23:16]  RW | 15 |  |

**Table 9-43: Analog Control Register 2 Description** 

| Name                  | Description                                                     | Setting |
|-----------------------|-----------------------------------------------------------------|---------|
| MIPI_CONT<br>Bit 15-0 | Please see the description of Analog Phy<br>Control Register 1. |         |

**SSD2825** Rev 1.0 P 77/171 Nov 2011 **Solomon Systech** 

# 9.44 Analog Control Register 3

Offset Address

| ACR3  |     | Analog Control Register 3 0xDA |     |         |           |      |      |      |  |  |
|-------|-----|--------------------------------|-----|---------|-----------|------|------|------|--|--|
| BIT   | 15  | 14                             | 13  | 12      | 11        | 10   | 9    | 8    |  |  |
| NAME  |     |                                | CKI | BCI     | CKF1      | CKF0 | GF_E | ST_E |  |  |
| TYPE  | RO  | RO                             | RW  | RW      | RW        | RW   | RW   | RW   |  |  |
| RESET | 0x0 | 0x0                            | 0x0 | 0x0     | 0x0       | 0x0  | 0x0  | 0x0  |  |  |
|       |     |                                |     |         |           |      |      |      |  |  |
| BIT   | 7   | 6                              | 5   | 4       | 3         | 2    | 1    | 0    |  |  |
| NAME  |     |                                |     | MIPI_CO | NT[39:24] |      |      |      |  |  |
| TYPE  |     |                                |     | R       | W         |      |      |      |  |  |
| RESET |     | 0x00                           |     |         |           |      |      |      |  |  |
|       |     |                                |     |         |           |      |      |      |  |  |

**Table 9-44: Analog Control Register 3 Description** 

| Name                 | Description                                                                                                                                   | Setting                                    |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| CKI<br>Bit 13        | Clock Inversion – Select to Invert clock lane output polarity inside analog block, when 0, no inversion.                                      | 0 – No inversion<br>1 – Inversion          |
| BCI<br>Bit 12        | <b>Bit Clock Inversion</b> – This bit controls whether to invert the BITCLK to the analog phy. It should be set to 0 for normal operation.    | 0 – Do not invert<br>1 – Invert the BITCLK |
| CKF1<br>Bit 11       | Clock Flip 1 – This bit controls whether to flip the TX_LP_CP1 and TX_LP_CN1 to the analog block. It should be set to 0 for normal operation. | 0 – No Flip<br>1 – Flip                    |
| CKF0<br>Bit 10       | Clock Flip 0 – This bit controls whether to flip the TX_LP_CP0 and TX_LP_CN0 to the analog block. It should be set to 0 for normal operation. | 0 – No Flip<br>1 – Flip                    |
| GF_E<br>Bit 9        | Glitch Filter Enable – This bit controls whether to enable the glitch filter for LP receiver or not.                                          | 0 – Disable<br>1 – Enable                  |
| ST_E<br>Bit 8        | Schmitt Trigger Enable – This bit controls whether to enable or disable the Schmitt Trigger                                                   | 0 – Disable<br>1 – Enable                  |
| MIPI_CONT<br>Bit 7-0 | Please see the description of Analog Phy<br>Control Register 1.                                                                               |                                            |

**SSD2825** Rev 1.0 P 78/171 Nov 2011 **Solomon Systech** 

## 9.45 Analog Control Register 4

Offset Address

ACR4 **Analog Control Register 4** 0xDB 9 BIT 13 12 15 14 10 NAME **ENLV** ISEL[2] TYPE RO RO RO RO RO RO RW RW RESET 0x00x00x00x00x00x00x1BIT 6 4 3 1 NAME ISEL[1:0] TC TCI TYPE RW RWRWRESET 0x0 0x4 0x4

Table 9-45: Analog Control Register 4 Description

| Name                  | Description                                   | Setting                   |
|-----------------------|-----------------------------------------------|---------------------------|
| Reserved<br>Bit 15-10 |                                               |                           |
| ENLV<br>Bit 9         | BandGap Reference Enable                      | 0 – Disable<br>1 – Enable |
| ISEL<br>Bit 8-6       | Current Output Trim                           |                           |
| TC<br>Bit 5-3         | Temperature Coefficient Select                |                           |
| TCI<br>Bit 2-0        | <b>Current Temperature Coefficient Select</b> |                           |

**SSD2825** Rev 1.0 P 79/171 Nov 2011 **Solomon Systech** 

## 9.46 Interrupt Output Control Register

Offset Address

| IOCR_0/IOCR_1 |     |     | Interrupt Output Control Register |     |     |     | 0xDC(csx0/csx1) |     |
|---------------|-----|-----|-----------------------------------|-----|-----|-----|-----------------|-----|
| BIT           | 15  | 14  | 13                                | 12  | 11  | 10  | 9               | 8   |
| NAME          |     |     |                                   |     |     |     |                 |     |
| TYPE          | RO  | RO  | RO                                | RO  | RO  | RO  | RO              | RO  |
| RESET         | 0x0 | 0x0 | 0x0                               | 0x0 | 0x0 | 0x0 | 0x0             | 0x0 |
|               |     |     |                                   |     |     |     |                 |     |
| BIT           | 7   | 6   | 5                                 | 4   | 3   | 2   | 1               | 0   |
| NAME          |     |     |                                   |     |     | I   | OT              | IAS |
| TYPE          | RO  | RO  | RO                                | RO  | RO  | F   | RW              | RW  |
| RESET         | 0x0 | 0x0 | 0x0                               | 0x0 | 0x0 | 0   | )x0             | 0x0 |

**Table 9-46: Interrupt Output Control Register Description** 

| Name                 | Description                                                                                    | Setting                                                                                                                                                                                    |
|----------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15-3 |                                                                                                |                                                                                                                                                                                            |
| IOT<br>Bit 2-1       | <b>Interrupt Output Type</b> – These bits specify the type of output for the int_0/int_1.      | 00 – CMOS output 01 – Open Drain active low output(Wired-AND). The IAS should be 0 when selected. 1x – Open Drain active high output(Wired-OR). The IAS should be 1 when selected. 11 – NA |
| IAS<br>Bit 0         | <b>Interrupt Active State</b> – This bit indicate the active state of the int_0/int_1 signals. | 0 – Active low, normally high<br>1 – Active high, normally low                                                                                                                             |

 SSD2825
 Rev 1.0
 P 80/171
 Nov 2011
 Solomon Systech

# 9.47 Lane Configuration Register

Offset Address

| LCFR  | Lane Configuration Register 0xD |     |     |     |     |     |     | 0xDE |
|-------|---------------------------------|-----|-----|-----|-----|-----|-----|------|
| BIT   | 15                              | 14  | 13  | 12  | 11  | 10  | 9   | 8    |
| NAME  |                                 |     |     |     |     |     | LS1 | D1E  |
| TYPE  | RO                              | RO  | RO  | RO  | RO  | RO  | RW  | RW   |
| RESET | 0x0                             | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 | 0x1 | 0x1  |
|       |                                 |     |     |     |     |     |     |      |
| BIT   | 7                               | 6   | 5   | 4   | 3   | 2   | 1   | 0    |
| NAME  |                                 |     |     |     |     |     | L   | S0   |
| TYPE  | RO                              | RO  | RO  | RO  | RO  | RO  | R   | .W   |
| RESET | 0x0                             | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 | 0   | x1   |
|       |                                 |     |     |     |     |     |     |      |

**Table 9-47: Lane Configuration Register Description** 

| Name                  | Description                                                                                                                                 | Setting                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15-10 |                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                     |
| LS1<br>Bit 9          | Lane Select 1 – This bit, together with D1E and LS0 bits, define the number of lane to be used for DSI_1.  When D1E is low, LS1 is invalid. | When <b>D1E</b> =0, <b>LS1</b> is invalid.  When <b>D1E</b> =1, <b>LS0</b> =00 or 01, 0 – 1 lane mode(DSI_1) 1 – 2 lane mode(DSI_1)  When <b>D1E</b> =1, <b>LS0</b> =10 or 11, 0 – 1 lane mode(DSI_1) 1 – 1 lane mode(DSI_1)  When <b>D1E</b> =1, if_sel=0, if_sel2=1, DSI_1 follows DSI_0.                                                                         |
| D1E<br>Bit 8          | <b>DSI 1 Enable</b> – This bit controls the enable and disable of the DSI_1 engine. When <b>D1E</b> is low, <b>LS1</b> is invalid.          | 0 – DSI_1 is disabled<br>1 – DSI_1 is enabled                                                                                                                                                                                                                                                                                                                       |
| Reserved<br>Bit 7-2   |                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                     |
| <b>LS0</b> Bit 1-0    | Lane Select 0 – These bits, together with D1E bits, define the number of lane to be used for DSI_0.                                         | When <b>D1E</b> =0,<br>00 – 1 lane mode(DSI_0)<br>01 – 2 lane mode(DSI_0)<br>10 – 3 lane mode(DSI_0)<br>11 – 4 lane mode(DSI_0)<br>When <b>D1E</b> =1 and if_sel=1<br>00 – 1 lane mode(DSI_0)<br>01 – 2 lane mode(DSI_0)<br>10/11 – 3 lane mode(DSI_0)<br>When <b>D1E</b> =1 and if_sel=0,<br>if_sel2=1<br>00 – 1 lane mode(DSI_0)<br>01/10/11 – 2 lane mode(DSI_0) |

 SSD2825
 Rev 1.0
 P 81/171
 Nov 2011
 Solomon Systech

# 9.48 Delay Adjustment Register 7 0/1

Offset Address

| DAR7_0/DAR7_1 |     |     | Delay Adjustment Register 7 0/1 |     |     |     | OxDF( | (csx0/csx1) |
|---------------|-----|-----|---------------------------------|-----|-----|-----|-------|-------------|
| BIT           | 15  | 14  | 13                              | 12  | 11  | 10  | 9     | 8           |
| NAME          |     |     |                                 |     |     |     |       |             |
| TYPE          | RO  | RO  | RO                              | RO  | RO  | RO  | RO    | RO          |
| RESET         | 0x0 | 0x0 | 0x0                             | 0x0 | 0x0 | 0x0 | 0x0   | 0x0         |
|               |     |     |                                 |     |     |     |       |             |
| BIT           | 7   | 6   | 5                               | 4   | 3   | 2   | 1     | 0           |
| NAME          |     |     |                                 |     | H   | ED  |       |             |
| TYPE          | RO  | RO  |                                 | RW  |     |     |       |             |
| RESET         | 0x0 | 0x0 | 0x10                            |     |     |     |       |             |
|               |     |     |                                 |     |     |     |       |             |

### Table 9-48: Delay Adjustment Register 7 0/1 Description

| Name                 | Description                                                                                                       | Setting |
|----------------------|-------------------------------------------------------------------------------------------------------------------|---------|
| Reserved<br>Bit 15-6 |                                                                                                                   |         |
| HED<br>Bit 5-0       | HS Exit Delay – These bits specifies the number of nibble clock for HS exit delay period for data and clock lane. |         |

**SSD2825** Rev 1.0 P 82/171 Nov 2011 **Solomon Systech** 

## 9.49 Input Pin Control Register 1

Offset Address

| IPCR1 | Input Pin Control Register 1 0xE0 |      |         |          |     |          |    |      |
|-------|-----------------------------------|------|---------|----------|-----|----------|----|------|
| BIT   | 15                                | 14   | 13      | 12       | 11  | 10       | 9  | 8    |
| NAME  | PS3_1                             | PULL | PS2_F   | PS2_PULL |     | PS1_PULL |    | PULL |
| TYPE  | R                                 | W    | RY      | RW       |     | W        | RW |      |
| RESET | 0:                                | x1   | 0x1 0x1 |          | x 1 | 0:       | x1 |      |

| 1111  | IX.  | **     | 10    | . * *    | 10.11 |             | 10,11 |      |  |    |
|-------|------|--------|-------|----------|-------|-------------|-------|------|--|----|
| RESET | 0:   | x1 0x1 |       | 0x1      |       | 0x1         |       |      |  |    |
|       |      |        |       |          |       |             |       |      |  |    |
| BIT   | 7    | 6      | 5     | 4        | 3     | 2           | 1     | 0    |  |    |
| NAME  | TC_I | PULL   | IS2_l | IS2_PULL |       | IS_PULL     |       | PULL |  |    |
| TYPE  | R    | W      | R     | RW       |       | RW RW       |       | RW   |  |    |
| RESET | 0:   | x1     | 0:    | 0x1      |       | 0x1 0x1 0x2 |       | 0x1  |  | x2 |
|       |      |        |       |          |       |             |       |      |  |    |

**Table 9-49: Input Pin Control Register 1 Description** 

| Name                  | Description                                                                   | Setting                                                                   |
|-----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| PS3_PULL<br>Bit 15-14 | <b>Pin Select 3 Pull</b> – These bits select the pull state of the pin PS[3]. | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| PS2_PULL<br>Bit 13-12 | <b>Pin Select 2 Pull</b> – These bits select the pull state of the pin PS[2]. | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| PS1_PULL<br>Bit 11-10 | <b>Pin Select 1 Pull</b> – These bits select the pull state of the pin PS[1]. | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| PS0_PULL<br>Bit 9-8   | <b>Pin Select 0 Pull</b> – These bits select the pull state of the pin PS[0]. | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| TC_PULL<br>Bit 7-6    | Tx_Clk Pull – These bits select the pull state of the pin tx_clk.             | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| IS2_PULL<br>Bit 5-4   | If_Sel2 Pull – These bits select the pull state of the pin if_sel2.           | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| IS_PULL<br>Bit 3-2    | If_Sel Pull – These bits select the pull state of the pin if_sel.             | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| MR_PULL<br>Bit 1-0    | Mipi_Reset Pull – These bits select the pull state of the pin mipi_reset_b.   | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |

**SSD2825** Rev 1.0 P 83/171 Nov 2011 **Solomon Systech** 

## 9.50 Input Pin Control Register 2

Offset Address

| IPCR2 | Input Pin Control Register 2 |      |      |               |     |      |          |     |
|-------|------------------------------|------|------|---------------|-----|------|----------|-----|
| BIT   | 15                           | 14   | 13   | 12            | 11  | 10   | 9        | 8   |
| NAME  |                              |      |      |               |     |      |          |     |
| TYPE  | RO                           | RO   | RO   | RO            | RO  | RO   | RO       | RO  |
| RESET | 0x0                          | 0x0  | 0x0  | 0x0           | 0x0 | 0x0  | 0x0      | 0x0 |
|       |                              |      |      |               |     |      |          |     |
| BIT   | 7                            | 6    | 5    | 4             | 3   | 2    | 1        | 0   |
| NAME  | TM2_                         | PULL | TM1_ | PULL TM0_PULL |     | PULL | PS4_PULL |     |
| TYPE  | R                            | W    | R    | W             | RW  |      | RW       |     |
| RESET | 02                           | x1   | 0x1  |               | 0x1 |      | 0x1      |     |

**Table 9-50: Input Pin Control Register 2 Description** 

| Name                 | Description                                                                    | Setting                                                                   |
|----------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Reserved<br>Bit 15-8 |                                                                                |                                                                           |
| TM2_PULL<br>Bit 7-6  | <b>Test Mode 2 Pull</b> – These bits select the pull state of the pin test[2]. | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| TM1_PULL<br>Bit 5-4  | <b>Test Mode 1 Pull</b> – These bits select the pull state of the pin test[1]. | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| TM0_PULL<br>Bit 3-2  | <b>Test Mode 0 Pull</b> – These bits select the pull state of the pin test[0]. | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |
| PS4_PULL<br>Bit 1-0  | <b>Pin Select 4 Pull</b> – These bits select the pull state of the pin PS[4].  | 00 – No pull<br>10 – 75k pull-up<br>01 – 75k pull-down<br>11 – 75k Keeper |

**SSD2825** Rev 1.0 P 84/171 Nov 2011 **Solomon Systech** 

## 9.51 Bidir Pin Control Register 1

Offset Address

| BICR1 | Bidir Pin Control Register 1 | 0xE2 |
|-------|------------------------------|------|

| BIT   | 15  | 14                    | 13        | 12 | 11 | 10       | 9 | 8       |
|-------|-----|-----------------------|-----------|----|----|----------|---|---------|
| NAME  |     | TE0_CTR INT1_CTR[4:3] |           |    |    |          |   | TR[4:3] |
| TYPE  | RO  |                       | RW RW     |    |    |          |   | W       |
| RESET | 0x0 |                       | 0x0A 0x2  |    |    |          |   | x2      |
|       |     |                       |           |    |    |          |   |         |
| BIT   | 7   | 6                     | 6 5 4 3 2 |    |    | 2        | 1 | 0       |
| NAME  |     | INT1_CTR[2:0          | )]        |    |    | INT0_CTR |   |         |
| TYPE  |     | RW                    |           |    | RW |          |   |         |
| RESET |     | 0x6                   |           |    |    | 0x16     |   |         |
|       |     |                       |           |    |    |          |   |         |

**Table 9-51: Bidir Pin Control Register 1 Description** 

| Name                     | Description                                                                                                                        | Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15       |                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <b>TE0_CTR</b> Bit 14-10 | <b>Tearing Effect 0 ConTRol</b> – These bits control the output behavior of the pin te_0.  Please refer to Bit 4-0 for definition. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| INT1_CTR<br>Bit 9-5      | Interrupt 1 ConTRol – These bits control the output behavior of the pin int_1.  Please refer to Bit 4-0 for definition.            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| INTO_CTR<br>Bit 4-0      | Interrupt 0 ConTRol — These bits control the output behavior of the pin int_0.                                                     | bit 0 : Control the pin to be module controlled or register controlled.  0 - Module controlled  1 - Register controlled  bit 1 : Control the direction of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 - Input  1 - Output  bit 2 : Control the output state of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 - Output is 0  1 - Output is 0  1 - Output is 1  bit 4-3 : Control the pull state of the pin when it is in input state. |

**SSD2825** Rev 1.0 P 85/171 Nov 2011 **Solomon Systech** 

## 9.52 Bidir Pin Control Register 2

Offset Address

| Bidir Pin Control Register 2 | 0xE3                         |
|------------------------------|------------------------------|
|                              | Bidir Pin Control Register 2 |

| BIT   | 15          | 14  | 13                  | 12   | 11 | 10      | 9  | 8  |
|-------|-------------|-----|---------------------|------|----|---------|----|----|
| NAME  |             |     | CX0_CTR SO_CTR[4:3] |      |    |         |    |    |
| TYPE  | RO          |     | RW RW               |      |    |         |    | W  |
| RESET | 0x0         |     |                     | 0x10 |    |         | 02 | κ1 |
|       |             |     |                     |      |    |         |    |    |
| BIT   | 7           | 6   | 5                   | 4    | 3  | 2       | 1  | 0  |
| NAME  | SO_CTR[2:0] |     |                     |      |    | TE1_CTR |    |    |
| TYPE  | RW          |     |                     | RW   |    |         |    |    |
| RESET |             | 0x2 |                     |      |    | 0x0A    |    |    |
|       |             |     |                     |      |    |         |    |    |

Table 9-52: Bidir Pin Control Register 2 Description

| Name                     | Description                                                                                                                     | Setting                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15       |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <b>CX0_CTR</b> Bit 14-10 | Chip Select 0 ConTRol – These bits control the output behavior of the pin csx0.  Please refer to Bit 4-0 for definition.        |                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SO_CTR<br>Bit 9-5        | Sys Clock Out ConTRol – These bits control the output behavior of the pin sys_clk_out.  Please refer to Bit 4-0 for definition. |                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| TE1_CTR<br>Bit 4-0       | Tearing Effect 1 ConTRol — These bits control the output behavior of the pin te_1.                                              | bit 0 : Control the pin to be module controlled or register controlled.  0 – Module controlled  1 – Register controlled  bit 1 : Control the direction of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Input  1 – Output  bit 2 : Control the output state of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Output  bit 4-3 : Control the pull state of the pin when it is in input state. |

**SSD2825** Rev 1.0 P 86/171 Nov 2011 **Solomon Systech** 

## 9.53 Bidir Pin Control Register 3

Offset Address

| BICR3 | Bidir Pin Control Register 3 | 0xE4 |
|-------|------------------------------|------|

| BIT   | 15  | 14                 | 13          | 12   | 11 | 10      | 9  | 8       |
|-------|-----|--------------------|-------------|------|----|---------|----|---------|
| NAME  |     | DM_CTR DH_CTR[4:3] |             |      |    |         |    | ΓR[4:3] |
| TYPE  | RO  |                    | RW RW       |      |    |         |    | W       |
| RESET | 0x0 |                    |             | 0x08 |    |         | 02 | x1      |
|       |     |                    |             |      |    |         |    |         |
| BIT   | 7   | 6                  | 6 5 4 3 2 1 |      |    |         | 1  | 0       |
| NAME  |     | DH_CTR[2:0]        |             |      |    | CX1_CTR |    |         |
| TYPE  | RW  |                    |             | RW   |    |         |    |         |
| RESET |     | 0x0                |             |      |    | 0x10    |    |         |
|       |     |                    |             |      |    |         |    |         |

Table 9-53: Bidir Pin Control Register 3 Description

| Name                       | Description                                                                                 | Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15         |                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <b>DM_CTR</b><br>Bit 14-10 | <b>Data Middle ConTRol</b> – These bits control the output behavior of the pins DATA[15:8]. |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DH_CTR<br>Bit 9-5          | <b>Data High ConTRol</b> – These bits control the output behavior of the pins DATA[23:16].  |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CX1_CTR<br>Bit 14-10       | Chip Select 1 ConTRol – These bits control the output behavior of the pin csx1.             | bit 0 : Control the pin to be module controlled or register controlled.  0 – Module controlled  1 – Register controlled  bit 1 : Control the direction of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Input  1 – Output  bit 2 : Control the output state of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Output is 0  1 – Output is 1  bit 4-3 : Control the pull state of the pin when it is in input state. |

**SSD2825** Rev 1.0 P 87/171 Nov 2011 **Solomon Systech** 

## 9.54 Bidir Pin Control Register 4

Offset Address

| 0xE5 |
|------|
|      |

| BIT   | 15          | 14                  | 13      | 12 | 11 | 10     | 9  | 8       |
|-------|-------------|---------------------|---------|----|----|--------|----|---------|
| NAME  |             | PCK_CTR VS_CTR[4:3] |         |    |    |        |    | ΓR[4:3] |
| TYPE  | RO          |                     |         | RW |    |        | R  | W       |
| RESET | 0x0         | 0x08 0x1            |         |    |    |        | x1 |         |
|       |             |                     |         |    |    |        |    |         |
| BIT   | 7           | 6                   | 6 5 4 3 |    |    |        | 1  | 0       |
| NAME  | VS_CTR[2:0] |                     |         |    |    | DL_CTR |    |         |
| TYPE  | RW          |                     |         | RW |    |        |    |         |
| RESET |             | 0x4                 |         |    |    | 0x08   |    |         |
|       |             |                     |         |    |    |        |    |         |

**Table 9-54: Bidir Pin Control Register 4 Description** 

| Name                 | Description                                                                                                            | Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15   |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PCK_CTR<br>Bit 14-10 | Pixel Clock ConTRol – These bits control the output behavior of the pin pclk.  Please refer to Bit 4-0 for definition. |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VS_CTR<br>Bit 9-5    | Vsync ConTRol – These bits control the output behavior of the pin vsync.  Please refer to Bit 4-0 for definition.      |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DL_CTR<br>Bit 4-0    | Data Low ConTRol – These bits control the output behavior of the pins DATA[7:0].                                       | bit 0 : Control the pin to be module controlled or register controlled.  0 - Module controlled  1 - Register controlled  bit 1 : Control the direction of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 - Input  1 - Output  bit 2 : Control the output state of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 - Output is 0  1 - Output is 1  bit 4-3 : Control the pull state of the pin when it is in input state. |

**SSD2825** Rev 1.0 P 88/171 Nov 2011 **Solomon Systech** 

## 9.55 Bidir Pin Control Register 5

Offset Address

| BICR5 | Bidir Pin Control Register 5 | 0xE6 |
|-------|------------------------------|------|

| BIT   | 15  | 14          | 13               | 12   | 11 | 10 | 9 | 8 |
|-------|-----|-------------|------------------|------|----|----|---|---|
| NAME  |     |             | CM_CTR DEN_CTI   |      |    |    |   |   |
| TYPE  | RO  |             | RW RW            |      |    |    |   |   |
| RESET | 0x0 |             | 0x08 0x1         |      |    |    |   |   |
|       |     |             |                  |      |    |    |   |   |
| BIT   | 7   | 6           | 5                | 4    | 3  | 2  | 1 | 0 |
| NAME  | ]   | DEN_CTR[2:0 | _CTR[2:0] HS_CTR |      |    |    |   |   |
| TYPE  |     | RW          |                  | RW   |    |    |   |   |
| RESET |     | 0x0         |                  | 0x0C |    |    |   |   |
|       |     |             |                  |      |    |    |   |   |

Table 9-55: Bidir Pin Control Register 5 Description

| Name                | Description                                                                                                           | Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15  |                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CM_CTR<br>Bit 14-10 | Color Mode ConTRol – These bits control the output behavior of the pin cm.  Please refer to Bit 4-0 for definition.   |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DEN_CTR<br>Bit 9-5  | Data Enable ConTRol — These bits control the output behavior of the pin den.  Please refer to Bit 4-0 for definition. |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| HS_CTR<br>Bit 4-0   | Hsync ConTRol – These bits control the output behavior of the pin hsync.                                              | bit 0 : Control the pin to be module controlled or register controlled.  0 – Module controlled  1 – Register controlled  bit 1 : Control the direction of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Input  1 – Output  bit 2 : Control the output state of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Output is 0  1 – Output is 1  bit 4-3 : Control the pull state of the pin when it is in input state. |

**SSD2825** Rev 1.0 P 89/171 Nov 2011 **Solomon Systech** 

## 9.56 Bidir Pin Control Register 6

Offset Address

| BICR6 | Bidir Pin Control Register 6 | 0xE7 |
|-------|------------------------------|------|
| DICKO | Dian I in Control Register o | UALI |

| BIT   | 15  | 14          | 13         | 12 | 11   | 10       | 9 | 8 |
|-------|-----|-------------|------------|----|------|----------|---|---|
| NAME  |     |             | SCK_CTR SD |    |      |          |   |   |
| TYPE  | RO  |             | RW RW      |    |      |          |   |   |
| RESET | 0x0 |             | 0x08 0x1   |    |      |          |   |   |
|       |     |             |            |    |      |          |   |   |
| BIT   | 7   | 6           | 5          | 4  | 3    | 2        | 1 | 0 |
| NAME  | ;   | SDC_CTR[2:0 | ]          |    |      | SHUT_CTR |   |   |
| TYPE  |     | RW          |            | RW |      |          |   |   |
| RESET |     | 0x0         |            |    | 0x14 |          |   |   |
|       |     | '           |            |    |      |          |   |   |

Table 9-56: Bidir Pin Control Register 6 Description

| Name                 | Description                                                                                                         | Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15   |                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SCK_CTR<br>Bit 14-10 | SPI Clock ConTRol – These bits control the output behavior of the pin sck.  Please refer to Bit 4-0 for definition. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SDC_CTR<br>Bit 9-5   | SPI DC ConTRol – These bits control the output behavior of the pin sdc.  Please refer to Bit 4-0 for definition.    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SHUT_CTR<br>Bit 4-0  | Shut ConTRol – These bits control the output behavior of the pin shut.                                              | bit 0 : Control the pin to be module controlled or register controlled.  0 – Module controlled  1 – Register controlled  bit 1 : Control the direction of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Input  1 – Output  bit 2 : Control the output state of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Output is 0  1 – Output is 0  1 – Output is 1  bit 4-3 : Control the pull state of the pin when it is in input state. |

**SSD2825** Rev 1.0 P 90/171 Nov 2011 **Solomon Systech** 

## 9.57 Bidir Pin Control Register 7

Offset Address

| BICR7 Bidir Pin Control Register 7 | 0xE8 |
|------------------------------------|------|
|------------------------------------|------|

| BIT   | 15  | 14          | 13                   | 12   | 11 | 10      | 9 | 8 |
|-------|-----|-------------|----------------------|------|----|---------|---|---|
| NAME  |     |             | DBC_CTR SDO_CTR[4:3] |      |    |         |   |   |
| TYPE  | RO  |             | RW RW                |      |    |         |   |   |
| RESET | 0x0 |             | 0x0A 0x1             |      |    |         |   |   |
|       |     |             |                      |      |    |         |   |   |
| BIT   | 7   | 6           | 5                    | 4    | 3  | 2       | 1 | 0 |
| NAME  | \$  | SDO_CTR[2:0 | ]                    |      |    | SDI_CTR |   |   |
| TYPE  | RW  |             |                      | RW   |    |         |   |   |
| RESET | 0x2 |             |                      | 0x08 |    |         |   |   |
|       |     |             |                      |      |    |         |   |   |

Table 9-57: Bidir Pin Control Register 7 Description

| Name                  | Description                                                                                                                                  | Setting                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved<br>Bit 15-10 |                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| DBC_CTR<br>Bit 14-10  | <b>Display Brightness Control ConTRol</b> – These bits control the output behavior of the pin dbcl.  Please refer to Bit 4-0 for definition. |                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SDO_CTR<br>Bit 9-5    | SPI Data Out ConTRol — These bits control the output behavior of the pin sdo.  Please refer to Bit 4-0 for definition.                       |                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SDI_CTR<br>Bit 4-0    | SPI Data In ConTRol – These bits control the output behavior of the pin sdi.                                                                 | bit 0 : Control the pin to be module controlled or register controlled.  0 – Module controlled  1 – Register controlled  bit 1 : Control the direction of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Input  1 – Output  bit 2 : Control the output state of the pin when bit[0] is 1. When bit[0] is 0, it has no effect.  0 – Output  bit 4-3 : Control the pull state of the pin when it is in input state. |

**SSD2825** Rev 1.0 P 91/171 Nov 2011 **Solomon Systech** 

## 9.58 CABC Brightness Control Register 1

Offset Address

| CBCR1 | CABC Brightness Control Register 1                              |     |    |    |      |      |      |             |
|-------|-----------------------------------------------------------------|-----|----|----|------|------|------|-------------|
| BIT   | 15                                                              | 14  | 13 | 12 | 11   | 10   | 9    | 8           |
| NAME  |                                                                 |     |    | W  | DBV  |      |      |             |
| TYPE  |                                                                 |     |    | F  | RW   |      |      |             |
| RESET |                                                                 |     |    | 0  | x00  |      |      |             |
|       |                                                                 |     |    |    |      |      |      |             |
| BIT   | 7                                                               | 6   | 5  | 4  | 3    | 2    | 1    | 0           |
| NAME  | GAM18                                                           | LBP | BL | DD | BCTR | BP_M | IODE | CABC_<br>EN |
| TYPE  | RW                                                              | RW  | RW | RW | RW   | R    | W    | RW          |
| RESET | 0x0         0x0         0x0         0x0         0x0         0x0 |     |    |    |      |      |      | 0x0         |

**Table 9-58: CABC Brightness Control Register 1 Description** 

| Name               | Description                                                                                     | Setting                                                                                                                                                |
|--------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| WDBV<br>Bit 15-8   | Write Display Brightness Value – These bits control the brightness setting.                     |                                                                                                                                                        |
| GAM18<br>Bit 7     | Gamma 18 – This bit controls gamma 18 select.                                                   |                                                                                                                                                        |
| LBP<br>Bit 6       | LCE ByPass – This bit controls bypass of LCE module.                                            |                                                                                                                                                        |
| BL<br>Bit 5        | <b>BackLight Control</b> – This bit controls the backlight on/off at BC line.                   | 0 – Off<br>(Completely turn off backlight<br>circuit)<br>1 – On                                                                                        |
| <b>DD</b><br>Bit 4 | <b>Display Dimming</b> – This bit controls the display dimming feature.                         | 0 – Display Dimming Off<br>1 – Display Dimming On                                                                                                      |
| BCTR<br>Bit 3      | <b>Brightness Control</b> – This bit controls the On/Off state of the Brightness Control block. | 0 – Off<br>1 – On                                                                                                                                      |
| BP_MODE<br>Bit 2-1 | <b>BP MODE</b> – These bits control the Brightness Preservation of the CABC.                    | 00 – Disable DABC 01 – Conservation Mode (Or User Interface Mode) 10 – Normal Mode (Or Still Picture Mode) 11 – Aggressive Mode (Or Moving Image Mode) |
| CABC_EN Bit 0      | CABC ENable – This bit enable the CABC feature.                                                 | 0 – CABC is disable<br>1 – CABC is enable                                                                                                              |
|                    | This bit is valid only when if_sel is 0.                                                        |                                                                                                                                                        |

 SSD2825
 Rev 1.0
 P 92/171
 Nov 2011
 Solomon Systech

## 9.59 CABC Brightness Control Register 2

Offset Address

| CBCR2 | CABC Brightness Control Register 2 0xEA( |      |      |     |      |     |      |   |
|-------|------------------------------------------|------|------|-----|------|-----|------|---|
| BIT   | 15                                       | 14   | 13   | 12  | 11   | 10  | 9    | 8 |
| NAME  |                                          | PWN  | M_PS |     |      | ВСВ | S_PS |   |
| TYPE  |                                          | R    | W    |     |      | R   | W    |   |
| RESET | 0x6                                      |      |      |     |      | 0x9 |      |   |
|       |                                          |      |      |     |      |     |      |   |
| BIT   | 7                                        | 6    | 5    | 4   | 3    | 2   | 1    | 0 |
| NAME  |                                          |      |      | CAB | C_MB |     |      |   |
| TYPE  | RW                                       |      |      |     |      |     |      |   |
| RESET |                                          | 0x00 |      |     |      |     |      |   |
|       |                                          |      |      |     |      |     |      |   |

Table 9-59: CABC Brightness Control Register 2 Description

| Name                    | Description                                                                                        | Setting                                                                                                                                                |
|-------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>PWM_PS</b> Bit 15-12 | <b>PWM PreScale</b> – These bits control the PWM signal frequency.                                 | This will depend on pixel clock speed (pclk). For example, 10MHz = "0111" or "1000" 20MHz = "0110" or "0101"                                           |
| BCD_PS<br>Bit 11-8      | BCB PreScale – These bits control the number of iternation per second carried out by the BCB unit. | This will depend on pixel clock<br>speed (pclk). For example,<br>5MHz = "0101"<br>10MHz = "0110"<br>25MHz = "1001"<br>50MHz = "1011"<br>75MHz = "1100" |
| CABC_MB<br>Bit 7-0      | CABC Minimum Brightness – These bits control the CABC Minimum Brightness level.                    |                                                                                                                                                        |

**SSD2825** Rev 1.0 P 93/171 Nov 2011 **Solomon Systech** 

## 9.60 CABC Brightness Status Register

RESET

Offset Address

| CBSR  | CABC Brightness Status Register 0xEB(csx0) |      |      |    |     |     |     |     |  |  |
|-------|--------------------------------------------|------|------|----|-----|-----|-----|-----|--|--|
| BIT   | 15                                         | 14   | 13   | 12 | 11  | 10  | 9   | 8   |  |  |
| NAME  |                                            | VGA  | _SEL |    |     |     |     | BCL |  |  |
| TYPE  |                                            | R    | W    |    | RO  | RO  | RO  | RO  |  |  |
| RESET |                                            | 0:   | x0   |    | 0x0 | 0x0 | 0x0 | 0x0 |  |  |
|       |                                            |      |      |    |     |     |     |     |  |  |
| BIT   | 7                                          | 6    | 5    | 3  | 2   | 1   | 0   |     |  |  |
| NAME  |                                            | RDBV |      |    |     |     |     |     |  |  |
| TYPE  |                                            | RO   |      |    |     |     |     |     |  |  |

#### Table 9-60: CABC Brightness Status Register Description

0x00

| Name                 | Description                                                                                                                                                                                                                                                                                                                               | Setting                                                                                                                                                                                                                                                                                                                       |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VGA_SEL<br>Bit 15-12 | VGA SELect – These bits select the type of resolution of the RGB frame. Panel resolutions need not be matched exactly. For example, "0111" will work for any panel with 384000 pixels (+/- 15%). In other words, the range is 326400 to 441600 pixels. Hence, 800x480, 480x800, 512x750 and 750x512 will be supported by VGA_SEL= "0111". | 0001 - 400x240 (WQVGA)<br>0010 - 400x300 (SQVGA)<br>0011 - 480x320 (FVGA)<br>0100 - 540x360 (FVGA+)<br>0101 - 600x400 (FVGA++)<br>0110 - 640x480 (VGA)<br>0111 - 800x480 (WVGA)<br>1000 - 800x600 (SVGA)<br>1001 - 1024x600 (WSVGA)<br>1011 - 1280x768 (WXGA)<br>1101 - 1280x768 (WXGA)<br>1101 - Reserved<br>1110 - Reserved |
| Reserved<br>Bit 11-9 |                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                               |
| BCL<br>Bit 8         | Brightness Control Line – This bit is the pulse width modulation signal output to control external backlight power source. This output is used for Architecture I.                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                               |
| RDBV<br>Bit 7-0      | <b>Read Display Brightness Value</b> – These bits show the brightness value of the CABC. This output is used for Architecture II.                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                               |

SSD2825 Rev 1.0 P 94/171 Nov 2011 Solomon Systech

## 9.61 Read Register 0/1

Offset Address

| RR_0/RI | R_1                   | 0xFF(    | csx0/csx1) |    |      |   |   |   |  |  |  |  |
|---------|-----------------------|----------|------------|----|------|---|---|---|--|--|--|--|
| BIT     | 15 14 13 12 11 10 9 8 |          |            |    |      |   |   |   |  |  |  |  |
| NAME    |                       | RD[15:8] |            |    |      |   |   |   |  |  |  |  |
| TYPE    |                       |          |            | R  | 0    |   |   |   |  |  |  |  |
| RESET   |                       |          |            | 0x | 00   |   |   |   |  |  |  |  |
|         |                       |          |            |    |      |   |   |   |  |  |  |  |
| BIT     | 7                     | 6        | 5          | 4  | 3    | 2 | 1 | 0 |  |  |  |  |
| NAME    |                       |          |            | RD | 7:0] |   |   |   |  |  |  |  |
| TYPE    | RO                    |          |            |    |      |   |   |   |  |  |  |  |
| RESET   | 0x00                  |          |            |    |      |   |   |   |  |  |  |  |
|         |                       |          |            |    |      |   |   |   |  |  |  |  |

Table 9-61: Read Register 0/1 Description

| Name     | Description                                              | Setting |
|----------|----------------------------------------------------------|---------|
| RD       | <b>Read Data</b> – This register is not a true register. |         |
| Bit 15-0 | It is the entry point for the internal buffer. It is     |         |
|          | used to read the data returned by the MIPI slave.        |         |
|          | The application processor can treat this register        |         |
|          | as an FIFO and continuously read data from it.           |         |
|          | When the interface is 16 bit, the width of this          |         |
|          | field is 16 bit. When the interface is 8 bit, the        |         |
|          | width of this field is 8 bit.                            |         |
|          | The read of this register is only valid when the         |         |
|          | <b>RDY</b> bit is 1. In other words, only when the       |         |
|          | data returned by the MIPI slave is received, the         |         |
|          | application processor can read this register to          |         |
|          | get return data.                                         |         |



**SSD2825** Rev 1.0 P 95/171 Nov 2011 **Solomon Systech** 

#### 10 Configuration

The SSD2825 can be configured to support various operations involving 1 or 2 DSI engines. The signals involved are ps[4:0], if\_sel, if\_sel2 pins, D1E, LS0 and LS1 register bits. These signals define the interface type supported at the front-end as well as lane distribution at the MIPI link. The features that define the operation of SSD2825 are as below.

- 1 or 2 MIPI links
- Number of lane for each MIPI link
- RGB, MCU and SPI interfaces select at the front-end
- Combination of dump, smart, dump/smart, smart/smart configurations
- Selection of the mode within each interface type for MCU, SPI and RGB

The table below explains the relationship of if sel, if sel2, D1E, LS0 and LS1 bits.

Table 10-1: SSD2825 Configuration Settings

| Use  | if_sel | if_sel2 | D1E | LS0                                | LS1                       | DSI_0    | DSI_1    | Setting               |
|------|--------|---------|-----|------------------------------------|---------------------------|----------|----------|-----------------------|
| case |        |         |     |                                    |                           |          |          |                       |
| 1    | 0      | X       | 0   | Select<br>1, 2, 3<br>or 4<br>lanes | NA                        | RGB+SPI0 | OFF      | RGB/SPI Mode          |
| 2    | 1      | X       | 0   | Select<br>1, 2, 3<br>or 4<br>lanes | NA                        | MCU0     | OFF      | MCU Mode              |
| 3    | 0      | 0       | 1   | Select<br>1, 2 or<br>3 lanes       | Select<br>1 or 2<br>lanes | RGB+SPI0 | SPI1     | RGB/SPI + SPI<br>Mode |
| 4    | 0      | 1       | 1   | Select<br>1 or 2<br>lanes          | Select<br>1 or 2<br>lanes | RGB+SPI0 | RGB+SPI1 | Split Dump Mode       |
| 5    | 1      | 0       | 1   | Select<br>1, 2 or<br>3 lanes       | Select<br>1 or 2<br>lanes | MCU0     | SPI1     | MCU + SPI Mode        |
| 6    | 1      | 1       | 1   | Select<br>1, 2 or<br>3 lanes       | Select<br>1 or 2<br>lanes | MCU0     | MCU1     | MCU + MCU Mode        |

#### Note:

- SPI0 = SPI interface using csx0
- SPI1 = SPI interface using csx1
- MCU0 = MCU interface using csx0
- MCU1 = MCU interface using csx1
- SPI = SPI0 or SPI1, MCU = MCU0 or MCU1

**SSD2825** | Rev 1.0 | P 96/171 | Nov 2011 | **Solomon Systech** 

\_

#### 10.1 Lane Management

The number of lanes used for each DSI engine is determined by the LS0, LS1 and D1E bits. The SSD2825 DPHY lanes consist of 2 clock lanes(CL0, CL1) and 4 data lanes(DL0, DL1, DL2, DL3) and they are shared by the 2 DSI engines.

The table below list down all the combination of lane usage for each DSI engine and the active state of each of the DPHY lanes.

Table 10-2: SSD2825 Lane Management

| D1E | LS0   | LS1 | DSI_0   | DSI_1   | CL0   | CL1   | DL0   | DL1   | DL2   | DL3   | Max. Speed           |
|-----|-------|-----|---------|---------|-------|-------|-------|-------|-------|-------|----------------------|
| 0   | 00    | X   | 1 lane  | NA      | DSI_0 | OFF   | DSI_0 | OFF   | OFF   | OFF   | DSI_0 up to 0.6Gbps  |
| 0   | 01    | X   | 2 lanes | NA      | DSI_0 | OFF   | DSI_0 | DSI_0 | OFF   | OFF   | DSI_0 up to 1.2Gbps  |
| 0   | 10    | X   | 3 lanes | NA      | DSI_0 | OFF   | DSI_0 | DSI_0 | DSI_0 | OFF   | DSI_0 up to 1.8Gbps  |
| 0   | 11    | X   | 4 lanes | NA      | DSI_0 | OFF   | DSI_0 | DSI_0 | DSI_0 | DSI_0 | DSI_0 up to 2.4Gbps  |
| 1   | 00    | 0   | 1 lane  | 1 lane  | DSI_0 | DSI_1 | DSI_0 | OFF   | DSI_1 | OFF   | DSI_0 up to 0.6Gbps, |
|     |       |     |         |         |       |       |       |       |       |       | DSI_1 up to 0.6Gbps  |
| 1   | 00    | 1   | 1 lane  | 2 lane  | DSI_0 | DSI_1 | DSI_0 | OFF   | DSI_1 | DSI_1 | DSI_0 up to 0.6Gbps, |
|     |       |     |         |         |       |       |       |       |       |       | DSI_1 up to 1.2Gbps  |
| 1   | 01    | 0   | 2 lanes | 1 lane  | DSI_0 | DSI_1 | DSI_0 | DSI_0 | DSI_1 | OFF   | DSI_0 up to 1.2Gbps, |
|     |       |     |         |         |       |       |       |       |       |       | DSI_1 up to 0.6Gbps  |
| 1   | 01    | 1   | 2 lanes | 2 lanes | DSI_0 | DSI_1 | DSI_0 | DSI_0 | DSI_1 | DSI_1 | DSI_0 up to 1.2Gbps, |
|     |       |     |         |         |       |       |       |       |       |       | DSI_1 up to 1.2Gbps  |
| 1   | 10 or | X   | 3 lanes | 1 lane  | DSI_0 | DSI_1 | DSI_0 | DSI_0 | DSI_1 | DSI_0 | DSI_0 up to 1.8Gbps, |
|     | 11    |     |         |         |       |       |       |       |       |       | DSI_1 up to 0.6Gbps  |

**SSD2825** Rev 1.0 P 97/171 Nov 2011 **Solomon Systech** 

#### 10.2 SSD2825 Registers Accessibility

The MIPI registers are divided into 3 classes, cfg class, cs0 and cs1 classes. For cfg class, it can be accesses by csx0 or csx1 in MCU or SPI modes. For cs0 class, it can only be accesses by chip select signal, csx0 and for cs1 class; it can only be accesses by chip select signal, csx1.

The table below list out the accessibility of the registers for each of the configuration settings.

Table 10-3: SSD28265 Registers

| Use<br>case | D1E | if_sel | if_sel2 | cfg<br>registers | cs0 registers<br>for DSI_0 | cs1 registers<br>for DSI_1 |
|-------------|-----|--------|---------|------------------|----------------------------|----------------------------|
| 1           | 0   | 0      | X       | SPI0             | SPI0                       | NA                         |
| 2           | 0   | 1      | X       | MCU0             | MCU0                       | NA                         |
| 3           | 1   | 0      | 0       | SPI0 or SPI1     | SPI0                       | SPI1                       |
| 4           | 1   | 0      | 1       | SPI0 or SPI1     | SPI0                       | SPI1                       |
| 5           | 1   | 1      | 0       | MCU0 or SPI1     | MCU0                       | SPI1                       |
| 6           | 1   | 1      | 1       | MCU0 or MCU1     | MCU0                       | MCU1                       |

#### Note:

- SPI0 = SPI interface using csx0
- SPI1 = SPI interface using csx1
- MCU0 = MCU interface using csx0
- MCU1 = MCU interface using csx1
- SPI = SPI0 or SPI1, MCU = MCU0 or MCU1

**SSD2825** | Rev 1.0 | P 98/171 | Nov 2011 | **Solomon Systech** 

#### 10.3 Memory Usage

There are short buffers and long buffers within SSD2825. They are shared between DSI\_0 and DSI\_1 engines, depends on the configurations or the use cases. Long buffer is used when the byte count for Generic packet or DCS packet(including DCS header) is greater or equal than 8. Short buffer is used when the byte count is less than 8.

The table below list out the accessibility of the buffer memories for each of the configuration settings.

Table 10-4: Buffer Memory Management for SSD2825

| Use<br>case | D1E | if_<br>sel | if_<br>sel2 | Long<br>Buffer<br>(4096<br>bytes)  | Long<br>Buffer<br>(128<br>bytes) | Long<br>Buffer<br>(512<br>bytes) | Short Buffer<br>DSI_0<br>(8 slots) | Short Buffer<br>DSI_1<br>(8 slots) | Mode                  |
|-------------|-----|------------|-------------|------------------------------------|----------------------------------|----------------------------------|------------------------------------|------------------------------------|-----------------------|
| 1           | 0   | 0          | X           | RGB<br>(DSI 0)                     | SPIO<br>(DSI 0)                  | NA NA                            | SPI0<br>(DSI 0)                    | NA                                 | RGB/SPI0              |
| 2           | 0   | 1          | X           | MCU0<br>(DSI_0)                    | NA                               | NA                               | MCU0<br>(DSI_0)                    | NA                                 | MCU0                  |
| 3           | 1   | 0          | 0           | RGB<br>(DSI_0)                     | SPI0<br>(DSI_0)                  | SPI1<br>(DSI_1)                  | SPI0<br>(DSI_0)                    | SPI1<br>(DSI_1)                    | RGB/SPI0+<br>SPI1     |
| 4           | 1   | 0          | 1           | RGB0,<br>RGB1<br>(DSI_0,<br>DSI_1) | SPI0<br>(DSI_0)                  | SPI1<br>(DSI_1)                  | SPI0<br>(DSI_0)                    | SPI1<br>(DSI_1)                    | RGB/SPI0+R<br>GB/SPI1 |
| 5           | 1   | 1          | 0           | MCU0<br>(DSI_0)                    | NA                               | SPI1<br>(DSI_1)                  | MCU0<br>(DSI_0)                    | SPI1<br>(DSI_1)                    | MCU0+SPI1             |
| 6           | 1   | 1          | 1           | MCU0<br>(DSI_0)                    | NA                               | MCU1<br>(DSI_1)                  | MCU0<br>(DSI_0)                    | MCU1<br>(DSI_1)                    | MCU0+MCU<br>1         |

#### Note:

- SPI0 = SPI interface using csx0
- SPI1 = SPI interface using csx1
- MCU0 = MCU interface using csx0
- MCU1 = MCU interface using csx1
- SPI = SPI0 or SPI1, MCU = MCU0 or MCU1
- In use case 4, the long buffer is shared by both engines. Each engine accesses half of the 1 video line.

**SSD2825** | Rev 1.0 | P 99/171 | Nov 2011 | **Solomon Systech** 

#### 10.4 Use cases

The SSD2825 can support 2 kinds of interface configuration. One is MCU interface. The other is a combination of RGB and SPI interface. Both can be used to drive multiple display panels. The details of supported configuration are listed below.

#### 10.4.1 One MIPI link

The SSD2825 operates in single MIPI link mode when **D1E** bit is 0.

#### 10.4.1.1 RGB + SPI Interface (use case 1 in Table 10-1)

The application processor can use this configuration to drive a dumb display panel or a smart display panel or both panels. The user needs to set the if\_sel pin to low and set PS[1:0] to select the desired SPI interface. When the SPI interface is not used, the csx0 or csx1 pins needs to be kept high.

Since the RGB and SPI interface are completely separated, the two interfaces can operate independently. The RGB interface is used to provide display data for the video mode. The SPI interface is used to program the local registers of SSD2825. If a dumb display panel is driven and the registers of the display need to be programmed, the SPI interface can also be used for register programming in command mode. If a smart display panel is driven, the SPI interface can also be used to configure the smart display and send display data, in command mode. Below are some illustrations for the use case.



Figure 10-1: SSD2825 with RGB and SPI Interface using 1 MIPI link

SSD2825 | Rev 1.0 | P 100/171 | Nov 2011 | Solomon Systech

The data for different destinations are separated by the VC field of the packets. The user can program the register **VCR** to set the VC field. When this configuration is used, the primary usage of the serial link is for sending display video data to the dumb panel. If there is a need to send non-video data through SPI interface concurrently, the SSD2825 can put them into generic write or DCS write packet and interleave them with the video packets.

If the non-burst video mode is selected, the non-video data packet will only be sent during vertical blanking period. If burst video mode is selected, the non-video data packet can be sent during both horizontal and vertical blanking period (e.g. BLLP period).

During both horizontal and vertical blanking period, the serial link can either remain in HS mode (sending blanking packet) or enter LP mode. The non-video data can also be sent in HS or LP mode. Options have been provided for whether to use HS or LP mode for the blanking period and whether to send the non-video data in HS or LP mode. The **NVD** and **BLLP** bits in register **VICR6** are provided for this purpose. Please refer to the table below for details.

Table 10-5: Operation during Video Mode BLLP Period

| NVD | BLLP | Non-burst mode                                                                                                                                                                            | Burst mode                                                                                                                                                          |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0    | If there is no non-video data to send, the serial link will send blanking packet in HS mode during BLLP period.                                                                           | If there is no non-video data to send, the serial link will enter LP mode during BLLP period.                                                                       |
|     |      | If there is non-video data to send, the non-video data will be sent in HS mode. Afterwards, the serial link will send blanking packet in HS mode for the remaining period of BLLP period. | If there is non-video data to send, non-video data will be sent in HS mode. Afterwards, the serial link will enter LP mode for the remaining period of BLLP period. |
| 0   | 1    | If there is no non-video data to send, the serial link will enter LP mode during BLLP period.  If there is non-video data to send, non-video data will be sent in HS mode.                | Same as non-burst mode.                                                                                                                                             |
|     |      | Afterwards, the serial link will enter LP mode for the remaining period of BLLP period.                                                                                                   |                                                                                                                                                                     |
| 1   | x    | The serial link will enter LP mode for BLLP mode. If there is non-video data to send, the data will be sent in LP mode at the beginning of BLLP period.                                   | Same as non-burst mode.                                                                                                                                             |

SSD2825 | Rev 1.0 | P 101/171 | Nov 2011 | Solomon Systech

#### 10.4.1.2 MCU Interface(use case 2 in Table 10-1)

The application processor can use this configuration to drive a smart display panel through. The MCU interface control signals are multiplexed with the RGB interface control signals to reduce the pin count, as the two interfaces do not operate at the same time. The user needs to set the if\_sel pin to high and ps[4:2] to select the desired MCU interface. When the MCU interface is not used, the csx0 or csx1 pins need to be kept high.

The MCU interface is also used to program the local registers of SSD2825, configure and send display data to the smart panels in command mode. Below are some illustrations for the use case.

The data for different destinations are separated by the VC field of the packets. The user can program the **VCR** register to set the VC field. The multiple smart displays can be updated in a time multiplexing manner.



Figure 10-2: SSD2825 with MCU Interface using 1 MIPI link

SSD2825 | Rev 1.0 | P 102/171 | Nov 2011 | Solomon Systech

#### 10.4.2 Two MIPI links

The SSD2825 operates in dual MIPI links mode when **D1E** bit is 1.

#### 10.4.2.1 RGB + 2 SPI Interface (use case 3 in Table 10-1)

The application processor can use this configuration to drive a dumb display panel and another smart display panel using 2 MIPI links. The user needs to set the if\_sel pin to low and set PS[1:0] to select the desired SPI interface. When the SPI interface is not used, the csx0 or csx1 pins needs to be kept high.

Since the RGB and SPI interface are completely separated, the two interfaces can operate independently. The RGB interface is used to provide display data for the video mode. The SPI interface using csx0 is used to program the local registers of SSD2825. If a dumb display panel is driven and the registers of the display need to be programmed, the SPI interface using csx0 can also be used for register. If the smart display panel is driven on the secondary MIPI slave, the SPI interface using csx1 can be used to configure the smart display. Below are some illustrations for the use case.



Figure 10-3: SSD2825 with RGB and 2 SPI Interfaces using 2 MIPI links

SSD2825 | Rev 1.0 | P 103/171 | Nov 2011 | Solomon Systech

#### 10.4.2.2 Two MCU Interface(use case 5 in Table 10-1)

The application processor can use this configuration to drive multiple smart display panels. The MCU interface control signals are multiplexed with the RGB interface control signals to reduce the pin count, as the two interfaces do not operate at the same time. The user needs to set the if\_sel pin to high and ps[4:2] to select the desired MCU interface. When the MCU interface is not used, the csx0 or csx1 pins needs to be kept high.

The MCU interface is used to program the local registers of SSD2825, configure and send display data to the smart panels in command mode. SSD2825 can drive multiple smart panels. Below are some illustrations for the use case.



Figure 10-4: SSD2825 with 2 MCU Interfaces using 2 MIPI links

SSD2825 | Rev 1.0 | P 104/171 | Nov 2011 | Solomon Systech

#### 10.4.2.3 2 RGB + 2 SPI Interfaces (use case 4 in Table 10-1)

The application processor can use this configuration to drive 2 dumb display panels as though as it is driving 1 panel using 2 MIPI links. The user needs to set the if\_sel pin to low, if\_sel2 to high and set PS[1:0] to select the desired SPI interface. When the SPI interface is not used, the csx0 or csx1 pins needs to be kept high.

Since the RGB and SPI interface are completely separated, the two interfaces can operate independently. The RGB interface is used to provide display data for the video mode. The SPI interface is used to program the local registers of SSD2825. If a dumb display panel is driven and the registers of the display need to be programmed, the SPI interface can also be used for register programming in command mode using csx0.

The SSD2825 will split the incoming video line into 2 and store it in the RGB buffers for DSI\_0 and DSI\_1. Once full line is received, it will activate DSI\_0 and DSI\_1 and send out each half of the full line to the dump displays. The data for the first half of the line will be sending to DSI\_0, while the second half of the line will be send to DSI\_1.

In this mode, the number of lane selected for DSI\_1 will depends on DSI\_0. If DSI\_0 is selected for 1 lane mode, DSI\_1 will be in 1 lane mode. If DSI\_0 is selected for 2 lanes mode, DSI\_1 will be in 2 lanes mode.

Below are some illustrations for the use case.



Figure 10-5: SSD2825 with 2 RGB and 2 SPI Interfaces (split dump) using 2 MIPI links

SSD2825 | Rev 1.0 | P 105/171 | Nov 2011 | Solomon Systech

#### 10.4.3 MIPI DC Characteristics

Different State Code of the DSI represents different DC voltage levels in the Data and Clock Lanes as stated in below table.

Table 10-6: DSI State Code and DC Characteristics

| State Code | Line Voltage Levels |                |  |
|------------|---------------------|----------------|--|
|            | Dp-Line             | <b>Dn-Line</b> |  |
| HS-0       | HS Low              | HS High        |  |
| HS-1       | HS High             | HS Low         |  |
| LP-00      | LP Low              | LP Low         |  |
| LP-01      | LP Low              | LP High        |  |
| LP-10      | LP High             | LP Low         |  |
| LP-11      | LP High             | LP High        |  |

As shown in Figure 10-6, the logic level is different in different state.



Figure 10-6: MIPI Line Levels

**SSD2825** Rev 1.0 P 106/171 Nov 2011 **Solomon Systech** 

#### 10.4.4 High Speed Clock Transmission

In High-Speed mode the Clock Lane provides a low-swing, differential DDR (half-rate) clock signal from Master to Slave for High-Speed Data Transmission. The Clock Start and Stop procedures are shown in the following figure.



Figure 10-7: Switching the Clock Lane between High Speed Mode and Low-Power Mode

#### 10.4.5 Data Lane State Flow

There are three modes that the Data Lane can be driven into:

- 1. High Speed Data Transmission
- 2. Bi-Directional Data Lane Turnaround
- 3. Escape Mode

Table 10-7: Data Lane Mode Entering/Exiting Sequences

| Mode                                | Entering Mode Sequences                   | Exiting Mode Sequences    |
|-------------------------------------|-------------------------------------------|---------------------------|
| High Speed Data Transmission        | LP-11 =>LP-10 =>LP-00 =>LP-01 =>LP-<br>00 | LP-00 =>LP-10 =>LP-<br>11 |
| Bi-Directional Data Lane Turnaround | LP-11 =>LP-01 =>LP-00 =>HS-0              | (HS-0  or  HS-1) => LP-11 |
| Escape                              | LP-11 =>LP-10 =>LP-00 =>LP-10 =>LP-<br>00 | High-Z                    |

SSD2825 | Rev 1.0 | P 107/171 | Nov 2011 | Solomon Systech

#### 10.4.6 High Speed Data Transmission

High-Speed Data Transmission occurs in bursts. Transmission starts from, and ends with, a Stop state. During the intermediate time between bursts a Data Lane shall remain in the Stop state, unless a Turnaround or Escape request is presented on the Lane. During a HS Data Burst the Clock Lane shall be in High-Speed mode, providing a DDR Clock to the Slave side.

After a Transmit request, a Data Lane leaves the Stop state and prepares for High-Speed mode by means of a Start-of-Transmission (SoT) procedure.

Table 10-8 describes the sequence of events on TX and RX side.

Table 10-8: Start-of-Transmission Sequence

Observes Stop state

Observes transition from LP-11 to LP-01 on the Lines

Observes transition form LP-01 to LP-00 on the Lines, enables Line Termination after time T<sub>D-TERM-EN</sub>

Enables HS-RX and waits for Time-out T<sub>HS-SETTLE</sub> in order to neglect transition effects

Starts looking for Leader-Sequence

Synchronizes upon recognition of Leader Sequence '011101'

At the end of a Data Burst, a Data Lane leaves High-Speed Transmission mode and enters the Stop state by means of an End-of-Transmission (EoT) procedure. Table 10-9 shows a possible sequence of events during the EoT procedure. Note, EoT processing may be handled by the protocol or by the D-PHY.

Receives payload data

Table 10-9: End-of-Transmission Sequence

| Receives payload data                                                       |
|-----------------------------------------------------------------------------|
| Detects the Lines leaving LP-00 state and entering Stop state               |
| (LP-11) and disables Termination                                            |
| Neglect bits of last period T <sub>HS-SKIP</sub> to hide transition effects |
| Detect last transition in valid Data, determine last valid Data             |
| byte and skip trailer sequence                                              |

SSD2825 | Rev 1.0 | P 108/171 | Nov 2011 | Solomon Systech

The following shows the sequence of the high speed data transmission including SoT data.



Figure 10-8: High-Speed Data transmission in Bursts

**SSD2825** Rev 1.0 P 109/171 Nov 2011 **Solomon Systech** 

### 10.4.7 Bi-Directional Data Lane Turnaround

The transmission direction of a bi-directional Data Lane can be swapped by means of a Link Turnaround procedure. This procedure enables information transfer in the opposite direction of the current direction. The procedure is the same for either a change from Forward-to-Reverse direction or Reverse-to-Forward direction.



Figure 10-9: Turnaround Procedure

# 10.4.8 Escape Mode

Escape mode is a special mode of operation for Data Lanes using Low-Power states. With this mode some additional functionality becomes available. Escape mode operation shall be supported in the Forward direction and is optional in the Reverse direction. If supported, Escape mode does not have to include all available features.

A Data Lane enters Escape mode via an Escape mode Entry procedure (LP-11, LP-10, LP-00, LP-01, LP-00). As soon as the final Bridge state (LP-00) is observed on the Lines the Lane shall enter Escape mode in Space state (LP-00). If an LP-11 is detected at any time before the final Bridge state (LP-00), the Escape mode Entry procedure shall be aborted and the receive side shall wait for, or return to, the Stop state.

For Data Lanes, once Escape mode is entered, the transmitter shall send an 8-bit entry command to indicate the requested action. Table 10-10 lists all currently available Escape mode commands and actions. All unassigned commands are reserved for future expansion.

SSD2825 | Rev 1.0 | P 110/171 | Nov 2011 | Solomon Systech

The Stop state is be used to exit Escape mode and cannot occur during Escape mode operation because of the Spaced-One-Hot encoding. Stop state immediately returns the Lane to Control mode. If the entry command doesn't match a supported command, that particular Escape mode action shall be ignored and the receive side waits until the transmit side returns to the Stop state.

Table 10-10: MIPI Escape Mode Entry Code

| Escape Mode Action                 | Command Type | Entry Command Pattern<br>(first bit transmitted to last<br>bit transmitted) |
|------------------------------------|--------------|-----------------------------------------------------------------------------|
| Low-Power Data<br>Transmission     | mode         | 11100001                                                                    |
| Ultra-Low Power State              | mode         | 00011110                                                                    |
| Undefined-1                        | mode         | 10011111                                                                    |
| Undefined-2                        | mode         | 11011110                                                                    |
| Reset-Trigger [Remote Application] | Trigger      | 01100010                                                                    |
| Tearing Effect                     | Trigger      | 01011101                                                                    |
| Acknowledge                        | Trigger      | 00100001                                                                    |
| Unknown-5                          | Trigger      | 10100000                                                                    |

**SSD2825** Rev 1.0 P 111/171 Nov 2011 **Solomon Systech** 

### 10.4.9 Low Power Data Transmission

The Low Power Data Transmission can be started as the following sequences:

- Start: LP-11
- Escape Mode Entry: LP-11, LP-10, LP-00, LP-01, LP-00
- Low Power Data Transmission command: 11100001
  - One or more bytes (8 bit)
  - Pause mode when data lane are stopped
- Exit Escape Mode: LP-00, LP-10, LP-11
- Stop State : LP-11



Figure 10-10: Low Power Data Transmission

SSD2825 | Rev 1.0 | P 112/171 | Nov 2011 | Solomon Systech

# 10.4.10 Reset Trigger

The MCU can inform to the display module that it should be reseted in Reset trigger when data lanes are entering in Escape Mode.

The Remote Application Reset (RAR) is using a following sequence:

- Start: LP-11
- Escape Mode Entry: LP-11, LP-10, LP-00, LP-01, LP-00
- Remote Application Reset (RAR) command in Escape Mode: 0110 0010 (First to Last bit)
- Mark-1: LP-00, LP-10, LP-11
- Stop State: LP-11



Figure 10-11: Trigger – Reset Command in Escape Mode

**SSD2825** | Rev 1.0 | P 113/171 | Nov 2011 | **Solomon Systech** 

# 10.4.11 Tearing Effect

The display module can inform to the MCU when a tearing effect event (New V-synch) has been happen on the display module by Tearing Effect (TEE).

The Tearing Effect (TEE) is using a following sequence:

- Start: LP-11
- Escape Mode Entry (EME): LP-11, LP-10, LP-00, LP-01, LP-00
- Tearing Effect: 0101 1101 (First to Last bit)
- Mark-1: LP-00, LP-10, LP-11
- Stop State: LP-11



Figure 10-12: Tearing Effect Command in Escape Mode

**SSD2825** | Rev 1.0 | P 114/171 | Nov 2011 | **Solomon Systech** 

# 10.4.12Acknowledge

The display module can inform to the MCU when an error has not recognized on it by Acknowledge (ACK). The Acknowledge (ACK) is using a following sequence:

• Start: LP-11

Escape Mode Entry: LP-11, LP-10, LP-00, LP-01, LP-00
Acknowledge (ACK) command: 0010 0001 (First to Last bit)

• Mark-1: LP-00 =>LP-10 =>LP-11

• Stop State: LP-11



Figure 10-13: Acknowledge Command in Escape Mode

**SSD2825** | Rev 1.0 | P 115/171 | Nov 2011 | **Solomon Systech** 

# 10.4.13 Packet Transmission

SSL MIPI CORE supports two data transmission defined in MIPI DSI specification.

Figure 10-14: Two Data Transmission Mode (Separate, single)



### 10.4.14 HS Transmission Example

Figure 10-15: One Lane Data Transmission Example



Figure 10-16: Two Lane HS Transmission Example

Number of Bytes, N, transmitted is an integer multiple of the number of lanes:



SSD2825 | Rev 1.0 | P 116/171 | Nov 2011 | Solomon Systech

#### 10.4.15 General Packet Structure

Two packet structures are defined for low-level protocol communication: Long packets and Short packets. For both packet structures, the Data Identifier is always the first byte of the packet. All packet data traverses the interface as bytes. Sequentially, a transmitter shall send data LSB first, MSB last. For packets with multi-byte fields, the least significant byte shall be transmitted first unless otherwise specified.

WC (LS Byte) NC (MS Byte CRC (LS Byte) CRC (MS Byte) 0x29 0x01 0x00 0x06 0x01 0x0E 0x1E M L S S B B S S B B S S B B S S B B

Time

S B

Figure 10-17: Endian Example (Long Packet)

### 10.4.16 Long Packet Format

Figure 10-18 shows the structure of the Long packet. A Long packet shall consist of three elements: a 32-bit Packet Header (PH), an application-specific Data Payload with a variable number of bytes, and a 16-bit Packet Footer (PF). The Packet Header is further composed of three elements: an 8-bit Data Identifier, a 16bit Word Count, and 8-bit ECC. The Packet Footer has one element, a 16-bit checksum. Long packets can be from 6 to 65,541 bytes in length.



P 117/171 Nov 2011 SSD2825 Rev 1.0 Solomon Systech

#### 10.4.17 Short Packet Structure

Figure 10-19 shows the structure of the Short packet. A Short packet shall contain an 8-bit Data ID followed by two command or data bytes and an 8-bit ECC; a Packet Footer shall not be present. Short packets shall be four bytes in length. The Error Correction Code (ECC) byte allows single-bit errors to be corrected and 2-bit errors to be detected in the Short packet.



Figure 10-19: Short Packet Structure

All packet data traverses the interface as bytes. Sequentially, a transmitter shall send data LSB first, MSB last. For packets with multi-byte fields, the least significant byte shall be transmitted first unless otherwise specified.

Figure 10-17 shows a complete Long packet data transmission. Note, the figure shows the byte values in standard positional notation, i.e. MSB on the left and LSB on the right, while the bits are shown in chronological order with the LSB on the left, the MSB on the right and time increasing left to right.

### 10.4.18 Data Identifier (DI)

The Data Identifier defines the Virtual Channel for the data and the Data Type for the application specific payload data.



SSD2825 | Rev 1.0 | P 118/171 | Nov 2011 | Solomon Systech

# 10.4.19 Victual Channel Identifier (VC)

The VC is the address of the channel between the MCU and the display modules. During the data transactions, both MCU and display module will use the same VC for communication. In SSD2085, the VC for the command mode is 0x02H and the VC for the video mode is 0x01H.

# **10.4.20 Data Type (DT)**

There are two groups of Data Type:

- Processor to Display Module,
- Display Module to Processor

**Table 10-11: Data Types for Processor-sourced Packets** 

|                |                      | 10-11. Data Types for Trocessor-sourced rackets |             |
|----------------|----------------------|-------------------------------------------------|-------------|
| Data Type, hex | Data Type,<br>binary | Description                                     | Packet Size |
| 01h            | 00 0001              | Sync Event, V Sync Start                        | Short       |
| 11h            | 01 0001              | Sync Event, V Sync End                          | Short       |
| 21h            | 10 0001              | Sync Event, H Sync Start                        | Short       |
| 31h            | 11 0001              | Sync Event, H Sync End                          | Short       |
| 08h            | 00 1000              | End of Transmission (EoT) packet                | Short       |
| 02h            | 00 0010              | Color Mode (CM) Off Command                     | Short       |
| 12h            | 01 0010              | Color Mode (CM) On Command                      | Short       |
| 22h            | 10 0010              | Shut Down Peripheral Command                    | Short       |
| 32h            | 11 0010              | Turn On Peripheral Command                      | Short       |
| 03h            | 00 0011              | Generic Short WRITE, no parameters              | Short       |
| 13h            | 01 0011              | Generic Short WRITE, 1 parameter                | Short       |
| 23h            | 10 0011              | Generic Short WRITE, 2 parameters               | Short       |
| 04h            | 00 0100              | Generic READ, no parameters                     | Short       |
| 14h            | 01 0100              | Generic READ, 1 parameter                       | Short       |
| 24h            | 10 0100              | Generic READ, 2 parameters                      | Short       |
| 05h            | 00 0101              | DCS WRITE, no parameters                        | Short       |
| 15h            | 01 0101              | DCS WRITE, 1 parameter                          | Short       |
| 06h            | 00 0110              | DCS READ, no parameters                         | Short       |
| 37h            | 11 0111              | Set Maximum Return Packet Size                  | Short       |
| 09h            | 00 1001              | Null Packet, no data                            | Long        |
| <u> </u>       |                      |                                                 | 1           |

**SSD2825** | Rev 1.0 | P 119/171 | Nov 2011 | **Solomon Systech** 

| Data Type, hex              | Data Type,<br>binary | Description                                           | Packet Size |
|-----------------------------|----------------------|-------------------------------------------------------|-------------|
| 19h                         | 01 1001              | Blanking Packet, no data                              | Long        |
| 29h                         | 10 1001              | Generic Long Write                                    | Long        |
| 39h                         | 11 1001              | DCS Long Write/write_LUT Command Packet               | Long        |
| 0Eh                         | 00 1110              | Packed Pixel Stream, 16-bit RGB, 5-6-5 Format         | Long        |
| 1Eh                         | 01 1110              | Packed Pixel Stream, 18-bit RGB, 6-6-6 Format         | Long        |
| 2Eh                         | 10 1110              | Loosely Packed Pixel Stream, 18-bit RGB, 6-6-6 Format | Long        |
| 3Eh                         | 11 1110              | Packed Pixel Stream, 24-bit RGB, 8-8-8 Format         | Long        |
| x0h and xFh,<br>unspecified | xx 0000<br>xx 1111   | DO NOT USE<br>All unspecified codes are reserved      |             |

# **Table 10-12: Data Types for Peripheral-sourced Packets**

| Data Type,<br>hex | Data Type,<br>binary | Description                                   | Packet<br>Size |
|-------------------|----------------------|-----------------------------------------------|----------------|
| 00h – 01h         | 00 000x              | Reserved                                      | Short          |
| 02h               | 00 0010              | Acknowledge and Error Report                  | Short          |
| 03h – 07h         | 00 0011 -<br>00 0111 | Reserved                                      |                |
| 08h               | 00 1000              | End of Transmission (EoT) packet              | Short          |
| 09h – 10h         | 00 1001 –<br>01 0000 | Reserved                                      |                |
| 11h               | 01 0001              | Generic Short READ Response, 1 byte returned  | Short          |
| 12h               | 01 0010              | Generic Short READ Response, 2 bytes returned | Short          |
| 13h – 19h         | 01 0011 -<br>01 1001 | Reserved                                      |                |
| 1Ah               | 01 1010              | Generic Long READ Response                    | Long           |
| 1Bh               | 01 1011              | Reserved                                      |                |
| 1Ch               | 01 1100              | DCS Long READ Response                        | Long           |
| 1Dh – 20h         | 01 1101 –<br>10 0000 | Reserved                                      |                |
| 21h               | 10 0001              | DCS Short READ Response, 1 byte returned      | Short          |
| 22h               | 10 0010              | DCS Short READ Response, 2 bytes returned     | Short          |
| 23h – 3Fh         | 10 0011 -<br>11 1111 | Reserved                                      |                |

**SSD2825** Rev 1.0 P 120/171 Nov 2011 **Solomon Systech** 

Figure 10-21: 16-bit per pixel RGB Color Format, Long packet for MIPI Interface



Figure 10-22: 18-bit per Pixel- RGB Color Format, Long packet for MIPI Interface



**SSD2825** Rev 1.0 P 121/171 Nov 2011 **Solomon Systech** 

Figure 10-23: 18-bit per Pixel in Three Bytes – RGB Color Format, Long packet for MIPI Interface



Figure 10-24: 24-bit per Pixel – RGB Color Format, Long packet for MIPI Interface



**SSD2825** Rev 1.0 P 122/171 Nov 2011 **Solomon Systech** 

### 10.5 Operating Modes

### 10.5.1 Video Mode

In order to enable the video mode transmission, the user must set if\_sel to 0 to select the interface as a combination of RGB and SPI interface. The video data come from the RGB interface and the configuration is done through the SPI interface. To support different bpp settings, the following data pins are used. For all cases, R should be at the upper bits and B should be at the lower bits.

- DATA[15:0] for 16 bpp.
- DATA[17:0] for 18 bpp, packed.
- DATA[17:0] for 18 bpp, loosely packed.
- DATA[23:0] for 24 bpp.

The user, first, needs to program the registers **VICR1** to **VICR6** with correct values. The user also needs to program the **END** and **CO** bits to 0 and 1 respectively. After programming those register fields, the user can turn on the RGB interface and enable the **VEN** bit to start transmission. All three video mode sequence defined in the MIPI DSI specification are supported.

In Non-Burst Mode, the **CSS** (register 0xB7 bit 5) can be set to 0 or 1. When it is set to 1 to select the pclk as PLL reference clock, the PLL multiplication factor should be equal to the bpp value. When it is set to 0 to select the tx\_clk as PLL reference clock, the PLL multiplication factor should be set such that the serial link data rte is faster than the incoming data rate. Please refer to the table below for the PLL settings. Registers **VICR1** to **VICR6** (0xB1 to 0xB6) needs to be programmed. (**VICR1** is not used for non-burst mode with Sync Events). (**VICR1** is not used for non-burst mode with Sync Events). Below is the diagram to illustrate the definition of all the fields.



Figure 10-25: Illustration of RGB Interface Parameters for Non-burst Mode with Sync Pulses

SSD2825 | Rev 1.0 | P 123/171 | Nov 2011 | Solomon Systech

Table 10-13: PLL Setting for Non-burst Mode (PLL reference using pclk)

| BPP (bit per       | PLL Multipli | cation Factor | PLL Output C | Clock Frequency |
|--------------------|--------------|---------------|--------------|-----------------|
| pixel)             |              |               |              |                 |
|                    | 1 data lane  | 2 data lane   | 1 data lane  | 2 data lane     |
| 16                 | 16           | 8             | 16 x pclk    | 8 x pclk        |
| 18, packed         | 18           | 9             | 18 x pclk    | 9 x pclk        |
| 18, loosely packed | 24           | 12            | 24 x pclk    | 12 x pclk       |
| 24                 | 24           | 12            | 24 x pclk    | 12 x pclk       |
|                    | 3 data lane  | 4 data lane   | 3 data lane  | 4 data lane     |
| 16                 | 5.33         | 4             | 5.33 x pclk  | 4 x pclk        |
| 18, packed         | 6            | 4.5           | 6 x pclk     | 4.5 x pclk      |
| 18, loosely packed | 8            | 6             | 8 x pclk     | 6 x pclk        |
| 24                 | 8            | 6             | 8 x pclk     | 6 x pclk        |

Table 10-14: PLL Setting for Non-burst Mode (PLL reference using tx\_clk)

| BPP (bit per<br>pixel) |             | tiplication<br>ctor | PLL Output C              | lock Frequency |  |  |  |  |  |
|------------------------|-------------|---------------------|---------------------------|----------------|--|--|--|--|--|
|                        | 1 data lane | 2 data lane         | 1 data lane               | 2 data lane    |  |  |  |  |  |
| 16                     | NA          | NA                  | >= 16 x pclk              | >= 8 x pclk    |  |  |  |  |  |
| 18, packed             | NA          | NA                  | >= 18  x pclk             | >= 9 x pclk    |  |  |  |  |  |
| 18, loosely packed     | NA          | NA                  | >= 24  x pclk             | >= 12  x pclk  |  |  |  |  |  |
| 24                     | NA          | NA                  | >= 24  x pclk             | >= 12  x pclk  |  |  |  |  |  |
|                        | 3 data lane | 4 data lane         | 3 data lane               | 4 data lane    |  |  |  |  |  |
| 16                     | NA          | NA                  | >= 5.33 x pclk            | >= 4 x pclk    |  |  |  |  |  |
| 18, packed             | NA          | NA                  | >= 6  x pclk              | >= 4.5  x pclk |  |  |  |  |  |
| 18, loosely packed     | NA          | NA                  | $>= 8 \times pclk$        | >= 6  x pclk   |  |  |  |  |  |
| 24                     | NA          | NA                  | >= 8  x pclk $>= 6  x pc$ |                |  |  |  |  |  |

In Burst Mode, the **CSS** (register 0xB7 bit 5) needs to be set to 0 to select the tx\_clk as PLL reference clock. The PLL multiplication factor should be set such that the serial link data rate is faster than the incoming data rate. Please refer to the table below for the PLL settings. Registers **VICR2** to **VICR6** (0xB1 to 0xB6) needs to be programmed. **VICR1** is not used for this mode. The definition of all the fields is the same as non-burst mode with Sync Events.



Figure 10-26: Illustration of RGB Interface Parameters for Non-burst Mode with Sync Events and Burst Mode

SSD2825 | Rev 1.0 | P 124/171 | Nov 2011 | Solomon Systech

Table 10-15: PLL Setting for Burst Mode

| BPP (bit per       | PLL Mult    | tiplication | PLL Output C               | lock Frequency |
|--------------------|-------------|-------------|----------------------------|----------------|
| pixel)             | Fac         | etor        |                            |                |
|                    | 1 data lane | 2 data lane | 1 data lane                | 2 data lane    |
| 16                 | NA          | NA          | >= 16 x pclk               | >= 8 x pclk    |
| 18, packed         | NA          | NA          | >= 18  x pclk              | >= 9 x pclk    |
| 18, loosely packed | NA          | NA          | $\geq = 24 \text{ x pclk}$ | >= 12  x pclk  |
| 24                 | NA          | NA          | >= 24  x pclk              | >= 12  x pclk  |
|                    | 3 data lane | 4 data lane | 3 data lane                | 4 data lane    |
| 16                 | NA          | NA          | >= 5.33 x pclk             | >= 4 x pclk    |
| 18, packed         | NA          | NA          | >= 6  x pclk               | >= 4.5  x pclk |
| 18, loosely packed | NA          | NA          | $>= 8 \times pclk$         | >= 6  x pclk   |
| 24                 | NA          | NA          | $>= 8 \times pclk$         | >= 6  x pclk   |

<sup>\*:</sup> This value should be set such that the serial link data rate is faster than incoming data rate

The SSD2825 will also monitor the status of CM and SHUT signal. When there is a change of these signals, it will send out appropriate packets. On the rising edge of CM, the CM on packet will be sent. On the falling edge of CM, the CM off packet will be sent. On the rising edge of SHUT, the Shut Down Peripheral packet will be sent. On the falling edge of SHUT, the Turn On Peripheral packet will be sent. With these packets, the MIPI slave will be able to reconstruct the RGB interface signals.

As mentioned, the user can also send command mode data through SPI interface, during the video mode transmission. The data will be sent during the horizontal or vertical blanking period.

# 10.5.1.1 Write Operation

To perform write operation, the user needs to set the **REN** bit to 0. The SSD2825 can issue four kinds of packets for write operation, which are Generic Short Write Packet, Generic Long Write Packet, DCS Short Write Packet and DCS Long Write Packet. The bit **DCS** controls whether Generic Write Packet or DCS Write Packet will be sent out. The **VC1** or **VC2** field determines the VC ID of the outgoing packets. (Please see the 9.10 for the difference between **VC1** and **VC2**.)

The SSD2825 needs to know the payload size of the outgoing packets. Hence, the user needs to program the corresponding control registers. **PSCR1** and **PSCR2** form the **TDC** field that indicates the total number of payload bytes.

To send a DCS Write Packet, the user needs to write the DCS command/header and the payload to the register **PDR** and **DCS** bit set to 1. If the **TDC** field is no more than 2, the SSD2825 will send out DCS Short Write Packet with the correct type. Otherwise, DCS Long Write Packet will be sent out.

To send a Generic Write Packet, the user needs to write the payload to the register **PDR** and **DCS** bit set to 0. If the **TDC** field is no more than 2, the SSD2825 will send out Generic Short Write Packet with the correct type. Otherwise, Generic Long Write Packet will be sent out.

Sometimes, the payload size is too large for SSD2825 to send them out in a single packet. The SSD2825 will automatically partition the payload into a few smaller packets to send out. The **TDC** is used together with the **PST** field to determine the size of outgoing packets. The automatic partition is done differently for DCS Write Packet and Generic Write Packet.

For DCS Write Packet, the partition is only enabled if the DCS command is 0x2C or 0x3C. Otherwise, SSD2825 will not perform automatic partition. (This is because the DCS command 0x2C and 0x3C are to write display data into the LCD panel display memory.) The payload will be partitioned into a few packets where the payload of each packet is (**PST**+1) bytes. The first byte is the DCS command and the following **PST** bytes are the payload. Only the last packet

**SSD2825** | Rev 1.0 | P 125/171 | Nov 2011 | **Solomon Systech** 

might contain less payload, as the total payload might not be integer multiple of **PST**. If the incoming DCS command is 0x2C, the DCS command for the first packet is 0x2C and the DCS command for all other packets is 0x3C. If the incoming DCS command is 0x3C, the DCS command of all the packets is 0x3C.

For Generic Write Packet, the payload will be partitioned into a few packets where the payload of each packet is **PST** bytes. Only the last packet might contain less payload, as the total payload might not be integer multiple of **PST**.

For example, if the **TDC** field is 200 and **PST** field is 80, 3 packets will be sent. The first two have 80 bytes of payload. The last packet has 40 bytes of payload.

After performing a write operation, the user can optionally make a BTA to let the MIPI slave report its status. This is done by setting **FBW** bit to 1. The SSD2825 will automatically make a BTA after each write operation.



DI = 1010 0011

VC = 10

 $DT = 10\ 0011$ 

Generic Short WRITE, 2 parameters



SSD2825 | Rev 1.0 | P 126/171 | Nov 2011 | Solomon Systech

### 10.5.1.2 Read Operation

To perform read operation, the user needs to set the **REN** bit to 1. The SSD2825 can issue two kinds of packets for read operation, which are Generic Read Packet, and DCS Read Packet. The bit **DCS** controls whether Generic Read Packet or DCS Read Packet will be sent out. The **VC1** or **VC2** field determines the VC ID of the outgoing packets. (Please see the 9.10 for the difference between **VC1** and **VC2**.)

Before the read packet is sent out, the SSD2825 will always send out the Set Maximum Return Size Packet. This is to limit the Read Response Packet sent by the MIPI slave such that there is no over flow. Two factors determine the maximum size. One is the limit of the SSD2825 and the other is the limit of the application processor. The limit of SSD2825 is 4104 bytes of data. The user should choose the smaller one among these two limits to use as the maximum return size.

The parameter in the Set Maximum Return Size Packet is taken from register **MRSR**. The user could program the **MRSR** before every read so that the correct value is sent through Set Maximum Return Size Packet. If the value in the **MRSR** is already the desired value, the user can choose not to program it. The SSD2825 will always automatically send out Set Maximum Return Size Packet using the value in **MRSR**.

To send a DCS Read Packet, the user just needs to write the DCS command (as there is no parameter for DCS read) to PDR register and **DCS** bit set to 1.

To send a Generic Read Packet, the user needs to write the payload to the register **PDR** and **DCS** bit set to 0.

Similar to the write operation, the **TDC** field is used to determine the payload size of the outgoing packet. For DCS Read Packet, the payload is just the DCS command. There is no parameter associated. For Generic Read Packet, the SSD2825 will send out the correct packet type according to the **TDC** value.

After sending out the read packet, the SSD2825 will automatically perform a BTA to wait for the Read Response Packet from the MIPI slave. The return data will be stored in register **RR**. No matter what read packet is sent out, there is only one packet returning data. Therefore, no matter whether the read is DCS read or Generic read, no matter what command is used in DCS read, the return data is always stored in register **RR**. The user can read the data out when the **RDR** bit is set to 1. After seeing **RDR** bit been set to 1, the user should first read register **RDCR** which contains the number of bytes returned by the MIPI slave. By using this information, the user will know how many data should be read out from register **RR**. After all the return data are read out, the **RDR** bit will be set to 0 by the SSD2825.

After the **RDR** bit been set to 1, the user can choose not to read the data out from register **RR**. The user can continue performing another operation. Once the user does so, the **RDR** bit will be set to 0 by the SSD2825.

There might be Acknowledge and Error Report Packet sent by the MIPI slave at the same time. The operation of acknowledgement handling is described in 0.

Under certain circumstance, the MIPI slave might only send back Acknowledge and Error Report Packet without any data. Thus, the **RDR** bit will not be set. Therefore, it is recommended that the user check the bit **BTAR** first. The **BTAR** is to indicate whether the MIPI slave has passed the bus authority back to the SSD2825 or not. Only when the **BTAR** is 1, there might be return data. If there is no return data, the user should follow 0 to handle the acknowledgement.

SSD2825 | Rev 1.0 | P 127/171 | Nov 2011 | Solomon Systech



**SSD2825** Rev 1.0 P 128/171 Nov 2011 **Solomon Systech** 

### 10.5.1.3 Acknowledgement Operation

The SSD2825 can perform a BTA to give the bus authority to the MIPI slave and let it report its status. The BTA can be enabled by setting **FBW** bit to 1 and performing a write operation, or just performing a read operation. After the MIPI slave passes the bus authority back, the SDD2805 will set bit **BTAR** to 1.

If there is no error on the slave side, the MIPI slave will return ACK trigger message, if the packet before BTA is a write packet. The MIPI slave will return Read Response Packet, if the packet before BTA is a read packet. In this case, after receiving the response from the MIPI slave, SSD2825 will set bit **ARR** and **ATR** bits to 1. **ARR** indicates that response has been received from MIPI slave. **ATR** indicates that the MIPI slave has reported no error with ACK trigger message. Consequently, the register **ARSR** will be cleared to 0.

If there is error on the slave side, the MIPI slave will return Acknowledge and Error Report packet, if the packet before BTA is a write packet. The MIPI slave will return Read Response Packet (depending on the error type) and Acknowledge and Error Report Packet, if the packet before BTA is a read packet. In this case, after receiving the response from the MIPI slave, SSD2825 will set bit **ARR** bit to 1 and **ATR** bits to 0. **ARR** indicates that response has been received from MIPI slave. **ATR** indicates that the MIPI slave has sent Acknowledge and Error Report Packet instead of ACK trigger message. Therefore, the MIPI slave has reported error. The error reported by the MIPI slave will be stored in register **ARSR**. The user can read this register to see what error the MIPI slave has encountered.

For the detailed description of each error bit, please refer to MIPI DSI specification. Below are the flow charts of handling the MIPI slave acknowledgement. They are just for reference.



SSD2825 | Rev 1.0 | P 129/171 | Nov 2011 | Solomon Systech

Figure 10-27: Acknowledgement Handling after Non-Read Command



Figure 10-28: Acknowledgement Handling after Read Command



Remark: LP clock of Rx must be within 10% of Tx LP clock

**SSD2825** Rev 1.0 P 130/171 Nov 2011 **Solomon Systech** 

| Bit | Description                                    |
|-----|------------------------------------------------|
| 0   | SoT Error                                      |
| 1   | SoT Sync Error                                 |
| 2   | EoT Sync Error                                 |
| 3   | Escape Mode Entry Command Error                |
| 4   | Low-Power Transmit Sync Error                  |
| 5   | Peripheral Timeout Error                       |
| 6   | False Control Error                            |
| 7   | Contention Detected                            |
| 8   | ECC Error, single-bit (detected and corrected) |
| 9   | ECC Error, multi-bit (detected, not corrected) |
| 10  | Checksum Error (Long packet only)              |
| 11  | DSI Data Type Not Recognized                   |
| 12  | DSI VC ID Invalid                              |
| 13  | Invalid Transmission Length                    |
| 14  | Reserved                                       |
| 15  | DSI Protocol Violation                         |

Table 10-16: MIPI error report

**SSD2825** Rev 1.0 P 131/171 Nov 2011 **Solomon Systech** 

### **10.5.1.4 Tearing Effect (TE) Operation**

The TE operation is to perform a BTA following the previous BTA without transmitting anything in between. The bus is handed to the MIPI slave for providing TE information. After getting the TE event from display driver, the MIPI slave will pass the bus authority back to the SSD2825 by using BTA trigger message.

The TE operation can be enabled by setting bit **FBT** and **FBW** to 1 before writing the last command to the MIPI slave. Afterwards, the application processor can instruct the SSD2825 to send out the last command in a write packet. Since **FBW** is 1, the SSD2825 will automatically perform a BTA after the write operation. The MIPI slave will response and pass the bus authority back. Since **FBT** is 1, the SSD2825 will perform another BTA without sending any data. This makes the MIPI slave enter TE mode.

The MIPI slave will send a TE trigger message back when it gets the TE event. After getting the trigger message, the SSD2825 will set the TE pin to 1 to indicate that TE event has been received. DATA[16] is used as the TE pin. At the same time, bit **TER** will be set to 1. The application processor can write 1 to this bit to clear it. As the TE trigger message only determines when the TE pin will be set to 1, a counter is used to determine when to set the TE pin to 0. The TE pin will be set to 0, once the counter reaches the value in **TEC**. The counter uses the reference clock to do counting.

If the MIPI slave does not send back the TE trigger message but just perform a BTA to pass the bus back, the SSD2825 will automatically perform another BTA to pass the bus to the MIPI slave again. It will continue do so until the MIPI slave respond with the TE trigger message, or the **FBT** bit is set to 0, or the LP RX timer expires.

If the MIPI slave does not send back the TE trigger message and still holds the bus, the user can set the bit **FBC** to 1 to force a bus contention. After bus contention is resolved, the slave will pass the bus back to SSD2825.

### 10.5.1.5 Contention Detection and Timer Operation

Two timers have been defined in SSD2825 to resolve the potential contention issue on the bus. The two timers are the HS TX timer and LP RX timer. Please see the register description for the detailed usage.

Whenever the SSD2825 sees a contention being detected, it will reset the state machine and enter the default mode, which is LP TX idle mode. The data line will be kept at LP11.

### **10.5.1.6** Interrupt Operation

An interrupt signal int\_0/int\_1 has been provided to interrupt the application processor so that it does not need to poll the status all the time. This will save the processing time of the application processor. int\_0/int\_1 is an active low signal, in other words, when the event has happened, it will go low.

There are many sources that can be mapped to the interrupt signal. The user can select different source to perform different task. If more than 1 source is selected, the int\_0/int\_1 signal will go low when the event for 1 of the sources has happened. In this case, the user needs to read the register **ISR** to determine what event has happened. The different sources can be enabled/disabled through register **ICR**. Below is the list of available interrupt sources and their usage.

#### RDR

To indicate that return data from MIPI slave is available for read.

#### **BTAR**

To indicate whether the SSD2825 has the bus authority or not. It can be used after SSD2825 makes a BTA. If the MIPI slave has returned the bus authority back to SSD2825, the interrupt will be set to indicate so. Please note that, on power up, the bus authority is already on the SSD2825. Hence, the SSD2825 will show that it has the bus authority.

### **ARR**

To indicate whether the SSD2825 has received the acknowledge response from the MIPI slave. The acknowledge response can either report error or not error. This is to be determined by the **ATR** bit.

The above three interrupts are provided to the user to handle reading data from the MIPI slave or getting acknowledgement response from the MIPI slave.

SSD2825 | Rev 1.0 | P 132/171 | Nov 2011 | Solomon Systech

#### **PLS**

To indicate whether the PLL has been locked or not. If the PLL is not locked, the programming speed at the external interface must be slow. After changing the PLL setting or changing the reference clock source, the user also needs to use this interrupt to determine the PLL status.

On power up, only **PLS** interrupt is enabled. This is to let the user determine the programming speed before configuring the SSD2825.

#### LPTO

To indicate that there is LP RX time out.

#### HSTO

To indicate that there is HS TX time out.

The above two interrupts are provided to the user for error handling.

#### PO

To indicate whether the SSD2825 is ready to accept any data from the user. The SSD2825 has several internal buffers to hold the data written by the user. When the user writes after than the serial link speed, those buffers will be full. If the user still writes data to SSD2825, those data will be lost. The length of the payload of the next packet that the user is going to write is determined by **TDC**, **PST**, and **DCS** fields. The SSD2825 will use these fields to decide whether the user can write the next packet or not. Hence, after programming the above mentioned fields, the user needs to check the interrupt status before writing.

#### SE, SA, SLE, SLA, MLE, MLA

All these interrupts are provided to indicate the status of the internal data buffers. They are used if the user is familiar with the buffer management of the SSD2825. Otherwise, it is recommended to use the **PO** interrupt.

One important thing to note is the interrupt latency. The output interrupt signal does not change immediately after an operation. This is due to the internal processing of the SSD2825. For example, after changing the interrupt source from one to another, the output int\_0/int\_1 level will remain at the old level for a short period after the programming is done. Another example is that after programming the **TDC** field, the interrupt will take a short period to reflect the correct **PO** status on int 0/int 1. There is always a delay between the actual event and the interrupt.

In order to guarantee that the user can get the correct interrupt, it is recommended that the user performs a read of any SSD2825 local register before taking in the interrupt signal or polling the interrupt status bits. The read operation will cover the interrupt latency period. Alternatively, the user can wait for certain amount of time to make sure the interrupt reflects the true status. Below is a diagram for illustration.



Figure 10-29: Illustration of Interrupt Latency

SSD2825 | Rev 1.0 | P 133/171 | Nov 2011 | Solomon Systech

#### 10.5.1.7 Internal Buffer Status

There are totally 5 data buffers inside the SSD2825, which are MCU interface long buffer (ML0) for DSI\_0, SPI interface long buffer (LL0) for DSI\_0, SPI interface long buffer (LL1) for DSI\_1, MCU/SPI interface short buffer(SB0) for DSI\_0, MCU/SPI interface short buffer(SB1) for DSI\_1.

The ML0, SB0 and SB1 buffers are used to store the data written through MCU and RGB interface. However, since there is no flow control for the RGB interface, the status is only valid for MCU interface.

The LL0, LL1, SB0 and SB1 buffers are used to store the data written through SPI interface.

For SB buffers, any packet with payload of no more than 8 bytes will be stored into them. They can store 8 such packets respectively. Below is a list of possible packets

- Generic Short Write Packet
- Generic Read Packet
- DCS Short Write Packet
- DCS Read Packet
- Generic Long Write Packet (TDC<=8 bytes)</li>
- DCS Long Write Packet (TDC<=8 bytes. There is one byte for DCS command.)</li>

These buffers are used to hold the packets which are usually used to configure the MIPI slave or the display driver.

For ML and LL buffers, any packet with payload of more than 8 bytes will be stored into them. They can store 2 such packets. The maximum size of ML and LL buffer is 4159 bytes and 511 bytes respectively. They are used to hold

- Generic Long Write Packet
- DCS Long Write Packet

In case of automatic partitioning, the packet length is determined by the **PST** field. It is not recommended to make the **PST** field so small that the packet will be put in MS or LS buffers, as it is a waste.

The user can write the data through SPI interface. With the information above, the user knows whether the next packet will be written into LL or SB buffers. Hence, the user needs to check the corresponding interrupts. The usage of the interrupts is listed below.

#### SE

To indicate that the short buffer is empty. Since the short buffer can hold 8 packets, the user can write up to 8 such packets into short buffer without needing to look at the interrupt status.

#### SA

To indicate that the short buffer can hold at least 1 more packet. The user can write 1 such packet into short buffer.

#### SLE

To indicate that SPI long buffer is empty. Since the SPI long buffer can hold 2 packets, the user can write up to 2 such packets into SPI long buffer without needing to look at the interrupt status.

#### SLA

To indicate that the SPI long buffer can hold at least 1 more packet. The user can write 1 such packet into LL buffer.

The user can also write the data through MCU interface. With the information above, the user knows whether the next packet will be written into ML or SB buffers. Hence, the user needs to check the corresponding interrupts. The usage of the interrupts is listed below.

### MLE

To indicate that ML buffer is empty. Since the ML buffer can hold 2 packets, the user can write up to 2 such packets into ML buffer without needing to look at the interrupt status.

#### **MLA**

To indicate that the ML buffer can hold at least 1 more packet. The user can write 1 such packet into ML buffer.

SSD2825 | Rev 1.0 | P 134/171 | Nov 2011 | Solomon Systech

The 6 interrupts mentioned here can be used as flow control between the application processor and the SSD2825. However, it requires the user to know the buffer operation well. The **PO** interrupt is a combination of the six. It makes decision according to the parameters provided by the user for the next packet to be written. Hence, the user does not need to know which buffer is going to be used and how the buffer status is.

### 10.5.2 State machine operation

The state machine controls the sending and receiving of the data packet over the serial link. It is triggered by an event from the application processor or the received data. Once a complete packet is written into the SSD2825 buffer, it will send it out through the serial link. The user can write 1 to bit **COP** at any time to cancel all the current operations. Please see 9.19 for the description.

When the SSD2825 is in high speed mode, the serial link is mainly used to send display data. If there is no data to send, it will send null packet to maintain the serial link timing. If the application processor does not have display data to send in a long period, it can turn the serial link into low power mode by setting the register bit **HS** to 0.

When the SSD2825 is in low power mode, the serial link is mainly used to send command and configuration data. If there is no data to sent, the SSD2825 will be idle in LP TX stop mode.

The user can also enter sleep mode by writing 1 to **SLP** bit. Once the **SLP** bit is set to 1, the SSD2825 will automatically enter LP mode. If the **HS** bit is 1, the SSD2825 will clear the **HS** bit to 0 and switch from HS to LP mode. Afterwards, the SSD2825 will issue ULPS trigger message to the MIPI slave to enter Ultra Low Power State. During this state, the clock to SSD2825 can be switched off such that the SSD2825 only consumes leakage current. This will save the overall system power consumption. When exiting from the ULPS, the user can write 0 to **SLP** bit. However, the user should be aware that the time to exit from ULPS is relatively long (pleaser refer to MIPI DPHY specification). Hence, the user cannot perform any data transmission before the system exits from ULPS.

During reception, the state machine will disassemble the incoming data packet and put the received register content into the internal buffer for reading out. Once all the data are put into the buffers, it will set the register bit **RDY** to 1 to indicate that the SSD2825 is ready for read. The total number of received bytes will also be stored in **RDCR**.

After the reception is completed, the SSD2825 will perform a bus turn around to enter the transmission mode. It will always come back to the LP TX stop mode before it enters any other mode.

### 10.5.3 D-PHY operation

D-PHY controls the operation of the analog transceiver. It controls whether the serial link is in high speed or low power mode and whether it's in transmit or receive mode.

In transmit mode, the D-PHY will perform the handshaking procedure when switching between LP mode and HS mode according to the control from PCU. During HS mode, D-PHY will provide parallel data and clock to the analog transmitter for transmitting in differential signals serially. During LP mode, D-PHY will directly drive the Datap and Datan line output. It will provide serial data to the analog transmitter.

In receive mode, D-PHY will detect the handshaking sequence in LP mode and inform the PCU. Once entering escape mode, it will collect the serial data from analog receiver and put them in byte form for the PCU to process.

Various timing parameter has been defined in MIPI DPHY specification. The timing parameters are a mixture of absolute time and cycle counts. Hence, for different operation speed, there is different timing requirement. Registers **DAR1** to **DAR6** are provided for this purpose. The user can adjust the value in these registers to have different DPHY timing parameters. This gives maximum flexibility for different operation speed.

SSD2825 | Rev 1.0 | P 135/171 | Nov 2011 | Solomon Systech

# 10.5.4 Analog Transceiver

# 10.5.5 PLL

The PLL output frequency is calculated by the equations below,

$$f_{PRE} = \frac{f_{IN}}{MS}$$

$$f_{OUT} = f_{PRE} * NS$$

where the  $f_{I\!N}$  is the input reference clock frequency and  $f_{OUT}$  is the output clock frequency of the PLL.

The clock frequencies need to satisfy the constraint below.

$$5MHz > f_{IN} \ge 100MHz$$
  
 $5MHz > f_{REF} \ge 100MHz$   
 $62.5MHz > f_{OUT} \ge 1000MHz$ 

The value of FR, MS, and NS are controlled in the register PLCR.

All the values of FR, MS and NS can only be modified when the PLL is turned off. Hence, the sequence for modification is to turn off PLL, modify register value, and turn on PLL.

**SSD2825** Rev 1.0 P 136/171 Nov 2011 **Solomon Systech** 

# **10.5.6 Clock Source Example**



**SSD2825** Rev 1.0 P 137/171 Nov 2011 **Solomon Systech** 

### 11 External Interface

The SSD2825 supports three types of MCU interface,

- Type A, fixed E mode, DBI 2.0
- Type A, clocked E mode, DBI 2.0
- Type B, DBI 2.0

three types of SPI interface,

- 8 bit 3 wire (type C option 1, DBI 2.0)
- 8 bit 4 wire (type C option 3, DBI 2.0)
- 24 bit 3 wire

and RGB interfaces.

The selection is controlled by ps[4:0], if\_sel and if\_sel2 pins.

MCU interface supports both 8 bit, 16 bit and 24 bit data bus. Below are the data pins used for each interface. For 8 bit interface, the least significant byte should be written first. For 16 or 24 bit interface, the lease significant word should be written first.

- data[7:0] for 8 bit interface.
- data[15:0] for 16 bit interface.
- data[23:0] for 24 bit interface.

RGB interface supports 4 bpp settings. Below are the data pins used for each interface. For all cases, R should be at the upper bits and B should be at the lower bits.

- data[15:0] for 16 bpp.
- data[17:0] for 18 bpp, packed.
- data[17:0] for 18 bpp, loosely packed.
- data[24:0] for 24 bpp.

SPI interface supports 8 bit data bus. The least significant byte should be written first.

Below is the operation and timing diagram for each of the interfaces.

SSD2825 | Rev 1.0 | P 138/171 | Nov 2011 | Solomon Systech

# 11.1 MCU Interface Type A, fixed E mode

This interface consists of data[23:0], rwx, dcx, e and csx0 or csx1. It supports 24 bit, 16 bit and 8 bit data bus. The first cycle should be a command write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

e should be driven to 1 in this mode.

rwx indicates whether the operation is a read or a write operation. When rwx is 1, the operation is a read operation. When rwx is 0, the operation is a write operation.

During write operation, dcx indicates whether the operation is for data or command. When dcx is 1, the operation is for data. When dcx is 0, the operation is for command. During the read operation, the dcx should be 1.

During the write operation, data[23:0] are sampled at the rising edge of csx0 or csx1. During read operation, data[23:0] are provided at the falling edge of csx0 or csx1 and the application processor should use the rising edge of csx0 or csx1 to sample.

Below is a diagram for illustration. Please see section **Error! Reference source not found.** for the detailed waveform and timing parameters.



Figure 11-1: Illustration of Write Operation for Type A, Fixed E Mode Interface

SSD2825 | Rev 1.0 | P 139/171 | Nov 2011 | Solomon Systech



Figure 11-2: Illustration of Read Operation for Type A, Fixed E Mode Interface

**SSD2825** Rev 1.0 P 140/171 Nov 2011 **Solomon Systech** 

# 11.2 MCU Interface Type A, Clocked E Mode

This interface consists of data[23:0], rwx, dcx, e and csx0 or csx1. It supports 24 bit, 16 bit and 8 bit data bus. The first cycle should be a command write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

csx0 or csx1 should be driven to 0 in this mode.

rwx indicates whether the operation is a read or a write operation. When rwx is 0, the operation is a write operation. When rwx is 1, the operation is a read operation.

During write operation, dcx indicates whether the operation is for data or command. When dcx is 1, the operation is for data. When dcx is 0, the operation is for command. During the read operation, the dcx should be 1.

During the write operation, data[23:0] are sampled at the falling edge of E. During read operation, data[23:0] are provided at the rising edge of e and the application processor should use the falling edge of e to sample.

Below is a diagram for illustration. Please see section **Error! Reference source not found.** for the detailed waveform and timing parameters.



Figure 11-3: Illustration of Write Operation for Type A, Clocked E Mode Interface

SSD2825 | Rev 1.0 | P 141/171 | Nov 2011 | Solomon Systech



Figure 11-4: Illustration of Read Operation for Type A, Clocked E Mode Interface

# MCU Interface Data Pin Mapping for Command Cycle

In the first write cycle, only 8 bit data are written into the SSD2825, as the command can only be 8 bit. No matter whether the interface is 8, 16 bit or 24 bit, lower 8 bits are used. Please refer to the table below.

| Interface | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | <b>D7</b> | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|-----------|----|----|----|----|----|----|----|
| 24 bit    | х   | Х   | Х   | Х   | Х   | х   | Х   | X   | Х   | Х   | Х   | Х   | Х   | Х   | х  | х  | C7        | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
| 16 bit    |     |     |     |     |     |     |     |     | Х   | Х   | Х   | Х   | Х   | х   | х  | х  | C7        | C6 | C5 | C4 | СЗ | C2 | C1 | C0 |
| 8 bit     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | C7        | C6 | C5 | C4 | C3 | C2 | C1 | C0 |

In the sub sequent read or write cycles, command parameters can be written into the SSD2825. Depending on the interface width, different data pin mapping is adopted. Please refer to the table below.

When the parameter is odd number of bytes and interface width is 16 bit, the last byte should be put on data[7:0].

Table 11-1: MCU Interface Data Pin Mapping for Parameter Cycle

| Interface | Cycle           | D23 | D22               | D21 | D20 | D19 | D18 | D17 | D16 | D15               | D14 | D13 | D12 | D11 | D10 | D9 | D8 | <b>D7</b> | <b>D6</b> | D5   | D4   | D3     | D2   | D1 | D0 |
|-----------|-----------------|-----|-------------------|-----|-----|-----|-----|-----|-----|-------------------|-----|-----|-----|-----|-----|----|----|-----------|-----------|------|------|--------|------|----|----|
| 24 bit    | 1 <sup>st</sup> |     | Parameter [23:0]  |     |     |     |     |     |     |                   |     |     |     |     |     |    |    |           |           |      |      |        |      |    |    |
|           | 2 <sup>nd</sup> |     | Parameter [47:24] |     |     |     |     |     |     |                   |     |     |     |     |     |    |    |           |           |      |      |        |      |    |    |
| 16 bit    | 1 <sup>st</sup> |     |                   |     |     |     |     |     |     | Parameter [15:0]  |     |     |     |     |     |    |    |           |           |      |      |        |      |    |    |
|           | 2 <sup>nd</sup> |     |                   |     |     |     |     |     |     | Parameter [21:16] |     |     |     |     |     |    |    |           |           |      |      |        |      |    |    |
| 8 bit     | 1 <sup>st</sup> |     |                   |     |     |     |     |     |     |                   |     |     |     |     |     |    |    |           |           | Par  | rame | ter [7 | ':0] |    |    |
|           | 2 <sup>nd</sup> |     |                   |     |     |     |     |     |     |                   |     |     |     |     |     |    |    |           |           | Para | amet | er [1: | 5:8] |    |    |
|           | 3 <sup>rd</sup> |     |                   |     |     |     |     |     |     |                   |     |     |     |     |     |    |    |           |           |      |      |        |      |    |    |

SSD2825 | Rev 1.0 | P 142/171 | Nov 2011 | Solomon Systech

For certain DCS commands, the data is for LCD display. The data can be optionally written in pixel format instead of raw format. Please refer to **DFR\_0/DFR\_1** description for more details. In this case, the data pin mapping is given in the table below.

Table 11-2: MCU Interface Data Pin Mapping for Display Data Pixel Format

| Interface | Color<br>mode  | Cycle           | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | <b>D7</b> | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------|----------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|-----------|----|----|----|----|----|----|----|
| 24 bit    | 16M            |                 | R7  | R6  | R5  | R4  | R3  | R2  | R1  | R0  | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | В7        | В6 | В5 | В4 | В3 | В2 | В1 | В0 |
|           | 262k           |                 | R5  | R4  | R3  | R2  | R1  | R0  | х   | х   | G5  | G4  | G3  | G2  | G1  | G0  | х  | х  | В5        | В4 | В3 | В2 | В1 | В0 | х  | х  |
|           | 64k            |                 | R4  | R3  | R2  | R1  | R0  | Х   | х   | х   | G5  | G4  | G3  | G2  | G1  | G0  | х  | х  | В4        | В3 | В2 | В1 | В0 | х  | х  | х  |
| 16 bit    | 16M<br>type1   | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | В7        | В6 | В5 | В4 | В3 | В2 | В1 | В0 |
|           | l) per         | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | Х   | х   | х   | х   | Х   | х   | х  | х  | R7        | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
|           | 16M<br>type2   | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | В7        | В6 | В5 | В4 | В3 | В2 | В1 | В0 |
|           | typc2          | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | R7  | R6  | R5  | R4  | R3  | R2  | R1 | R0 | х         | х  | х  | х  | х  | х  | х  | х  |
|           | 16M            | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | В7        | В6 | В5 | В4 | В3 | В2 | В1 | В0 |
|           | type3          | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | В7  | В6  | В5  | В4  | В3  | B2  | В1 | В0 | R7        | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
|           |                | 3 <sup>rd</sup> |     |     |     |     |     |     |     |     | R7  | R6  | R5  | R4  | R3  | R2  | R1 | R0 | G7        | G6 | G5 | G4 | G3 | G2 | G1 | G0 |
|           | 262k,          | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G5  | G4  | G3  | G2  | G1  | G0  | х  | х  | В5        | В4 | В3 | В2 | В1 | В0 | х  | х  |
|           | type1          | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | х   | х   | х   | х   | х   | х   | х  | х  | R5        | R4 | R3 | R2 | R1 | R0 | х  | х  |
|           | 262k,          | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G5  | G4  | G3  | G2  | G1  | G0  | х  | х  | В5        | В4 | В3 | В2 | В1 | В0 | х  | х  |
|           | type2          | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | R5  | R4  | R3  | R2  | R1  | R0  | х  | х  | х         | х  | х  | х  | х  | х  | х  | х  |
|           | 262k,<br>type3 | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G5  | G4  | G3  | G2  | G1  | G0  | х  | х  | В5        | В4 | В3 | В2 | В1 | В0 | х  | х  |
|           | турсэ          | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | В5  | В4  | В3  | B2  | В1  | В0  | х  | х  | R5        | R4 | R3 | R2 | R1 | R0 | х  | х  |
|           |                | 3 <sup>rd</sup> |     |     |     |     |     |     |     |     | R5  | R4  | R3  | R2  | R1  | R0  | х  | х  | G5        | G4 | G3 | G2 | G1 | G0 | х  | х  |
|           | 64k            |                 |     |     |     |     |     |     |     |     | R4  | R3  | R2  | R1  | R0  | G5  | G4 | G3 | G2        | G1 | G0 | В4 | В3 | В2 | В1 | В0 |
| 8 bit     | 16M            | 1 <sup>st</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | В7        | В6 | В5 | В4 | В3 | В2 | В1 | В0 |
|           |                | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | G7        | G6 | G5 | G4 | G3 | G2 | G1 | G0 |
|           |                | 3 <sup>rd</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | R7        | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
|           | 262k           | 1 <sup>st</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | В5        | В4 | В3 | В2 | В1 | В0 | х  | х  |
|           |                | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | G5        | G4 | G3 | G2 | G1 | G0 | х  | х  |
|           |                | 3 <sup>rd</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | R5        | R4 | R3 | R2 | R1 | R0 | х  | х  |
|           | 64k            | 1 <sup>st</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | G2        | G1 | G0 | В4 | В3 | В2 | В1 | В0 |
|           |                | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | R4        | R3 | R2 | R1 | R0 | G5 | G4 | G3 |

**SSD2825** Rev 1.0 P 143/171 Nov 2011 **Solomon Systech** 

# 11.3 MCU Interface Type B

This interface consists of data[23:0], rdx, wrx, dcx, and csx0 or csx1. It supports 24 bit, 16 bit and 8 bit data bus. The first cycle should be a command write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

csx0 or csx1 should be driven to 0 in this mode.

When wrx is driven from 1 to 0 and 0 to 1, the operation is a write operation. When rdx is driven from 1 to 0 and 0 to 1, the operation is a read operation.

During write operation, dcx indicates whether the operation is for data or command. When dcx is 1, the operation is for data. When dcx is 0, the operation is for command. During the read operation, the dcx should be 1.

During the write operation, data[23:0] are sampled at the rising edge of wrx. During read operation, data[23:0] are provided at the falling edge of rdx and the application processor should use the rising edge of rdx to sample.

Below is a diagram for illustration. Please see section **Error! Reference source not found.** for the detailed waveform and timing parameters.



Figure 11-5: Illustration of Write Operation for Type B Interface

SSD2825 | Rev 1.0 | P 144/171 | Nov 2011 | Solomon Systech



Figure 11-6: Illustration of Read Operation for Type B Interface

**SSD2825** Rev 1.0 P 145/171 Nov 2011 **Solomon Systech** 

#### 11.4 SPI Interface 8 bit 4 Wire

This interface consists of sdcx, sck, sdin, sdout and csx0 or csx1. It only supports 8 bit data. Each cycle contains 8 bit data. The first cycle should be a command write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

The csx0 or csx1 should be driven from 1 to 0 to start an operation and from 0 to 1 to end an operation. During 1 operation, the application processor can write or read multiple bytes.

sdcx indicates whether the operation is for data or command. When sdcx is 1, the operation is for data. When sdcx is 0, the operation is for command. sdcx is sampled at every 8<sup>th</sup> rising edge of sck during 1 operation.

During write operation, sdin will be sampled by SSD2825 at the rising edge of sck. The first rising edge of sck after the falling edge of csx0 or csx1 samples the bit 7 of the 8 bit data. The second rising edge of sck samples the bit 6 of the 8 bit data, and so on. The value of sdcx is sampled at the 8<sup>th</sup> rising edge of sck, together with bit 0 of the 8 bit data. Please see the diagram below for illustration. Optionally, the csx0 or csx1 can be driven to 1 in between cycles.



Figure 11-7: Illustration of Write Operation for 8 bit 4 Wire Interface

#### Remark: Send LSB 8bit of data before MSB 8bit

During read operation, since there is no rwx signal to indicate whether the operation is read or write, the read operation for SPI interface needs to be handled differently from the MCU interface. After csx0 or csx1 is driven low, the first cycle is always a command write cycle, which specifies the register to access. The second cycle is still a command write cycle. If the command in this cycle matches the command in register **LRR**, the SPI interface will enter read mode. The subsequent cycles will be read cycles. If the command does not match, the SPI interface will remain in write mode.

After entering the read mode, the return data is provided on sdout, on the falling edge of sck. The application processor should use the rising edge of sck to sample the data. sdcx should be driven to 1 during the read cycles. Please see the diagram below for illustration. Optionally, the csx0 or csx1 can be driven to 1 in between cycles.

SSD2825 | Rev 1.0 | P 146/171 | Nov 2011 | Solomon Systech



Figure 11-8: Illustration of Read Operation for 8 bit 4 Wire Interface

**SSD2825** Rev 1.0 P 147/171 Nov 2011 **Solomon Systech** 

#### 11.5 SPI Interface 8 bit 3 Wire

This interface consists of sck, sdin, sdout and csx0 or csx1. It only supports 8 bit data. Each cycle contains 8 bit data. The first cycle should be a write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

The csx0 or csx1 should be driven from 1 to 0 to start an operation and from 0 to 1 to end an operation. During 1 operation, the application processor can write or read multiple bytes.

Instead of sdcx, an sdcx bit is used to indicate whether the operation is for data or command. Each byte is associated with an sdcx bit. When sdcx is 1, the operation is for display data. When sdcx is 0, the operation is for command. The sdcx bit is sent priori to each byte. In other words, the sdcx bit is the first bit of every 9 bits during 1 operation.

During write operation, sdin will be sampled by SSD2825 at the rising edge of sck. The first rising edge of sck after the falling edge of csx0 or csx1 samples the sdcx bit. The second rising edge samples bit 7 of the 8 bit data. The third rising edge of sck samples the bit 6 of the 8 bit data, and so on. Please see the diagram below for illustration. Optionally, the csx0 or csx1 can be driven to 1 in between cycles.



Figure 11-9: Illustration of Write Operation for 8 bit 3 Wire Interface

#### Remark: Send LSB 8bit of data before MSB 8bit

During read operation, since there is no rwx signal to indicate whether the operation is read or write, the read operation for SPI interface needs to be handled differently from the MCU interface. After csx0 or csx1 is driven low, the first cycle is always a command write cycle, which specifies the register to access. The second cycle is still a command write cycle. If the command in this cycle matches the command in register **LRR**, the SPI interface will enter read mode. The subsequent cycles will be read cycles. If the command does not match, the SPI interface will remain in write mode.

After entering the read mode, the return data is provided on sdout, on the falling edge of sck. The application processor should use the rising edge of sck to sample the data. Please note that there is no sdcx bit to read out from SSD2825. Hence, each read cycle consists of 8 bits instead of 9 bits. This is the difference between read and write cycles. Please see the diagram below for illustration. Optionally, the csx0 or csx1 can be driven to 1 in between cycles.

SSD2825 | Rev 1.0 | P 148/171 | Nov 2011 | Solomon Systech



Figure 11-10: Illustration of Read Operation for 8 bit 3 Wire Interface

# Read sequence of register e.g.0xB0h



**SSD2825** | Rev 1.0 | P 149/171 | Nov 2011 | **Solomon Systech** 

## 11.6 SPI Interface 24 bit 3 Wire

This interface consists of sck, sdin, sdout and csx0 or csx1. It only supports 16 bit data. Each cycle contains 16 bit data. The first cycle should be a write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

The csx0 or csx1 should be driven from 1 to 0 to start cycle and from 0 to 1 to end a cycle. During 1 operation, the application processor can have multiple write or read cycles. However, the csx0 or csx1 must go from 0 to 1 at the end of each cycle.

Each cycle contains 24 bit data. Among the 24 bit data, the first 8 bit are for control purpose and the next 16 bit are the actual data. The first 6 bit are the ID bit for SSD2825, which must be 011100. If this field does not match, the cycle will not be taken in. The 7<sup>th</sup> bit is the sdcx bit which is the same as the 8 bit 3 wire interface. The 8<sup>th</sup> bit is the RW bit which indicates whether the current cycle is a read or write cycle. When RW is 1, the cycle is a read cycle. When RW is 0, the cycle is a write cycle.

During write operation, sdin will be sampled by SSD2825 at the rising edge of sck. Please see the diagram below for illustration. It is an example for writing data 0x1264 to register address 0x28.



Figure 11-11: Illustration of Write Operation for 24 bit 3 wire Interface

Remark: Send MSB 8bit of data before LSB 8bit

SSD2825 | Rev 1.0 | P 150/171 | Nov 2011 | Solomon Systech

During read operation, the first 8 bit are still written by the application processor to specify whether the following 16 bit are for command or data. Afterwards, the SSD2825 will provide the return data on sdout, on the falling edge of sck. The application processor should use the rising edge of sck to sample. Please see the diagram below for illustration.



Figure 11-12: Illustration of Read Operation for 24 bit 3 Wire Interface



SSD2825 | Rev 1.0 | P 151/171 | Nov 2011 | Solomon Systech

# 12 MAXIMUM RATINGS

**Table 12-1: Maximum Ratings (Voltage Referenced to V<sub>SS</sub>)** 

| Symbol             | Parameter                 | Value                             | Unit |
|--------------------|---------------------------|-----------------------------------|------|
| V <sub>MDVDD</sub> | Digital Core Power Supply | -0.3 to 1.44                      | V    |
| V <sub>MAVDD</sub> | Analog Core Power Supply  | -0.3 to 1.44                      | V    |
| V <sub>VDDIO</sub> | I/O Power Supply          | -0.3 to 4.0                       | V    |
| T <sub>SOL</sub>   | Solder Temperature / Time | 225 for 40 sec max at solder ball | °C   |
| T <sub>STG</sub>   | Storage Temperature       | -40 to 100                        | °C   |

Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits specified in the electrical characteristics tables and Pin Description section

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. Unused outputs must be left open. This device may be light sensitive. Caution should be taken to avoid exposure of this device to any light source during normal operation. This device is not radiation protected.

**SSD2825** | Rev 1.0 | P 152/171 | Nov 2011 | **Solomon Systech** 

# 13 RECOMMENDED OPERATING CONDITIONS

**Table 13-1: Recommended Operating Conditions** 

| Symbol             | Parameter                    | Min  | Тур | Max  | Unit |
|--------------------|------------------------------|------|-----|------|------|
| V <sub>MDVDD</sub> | Digital Core Power Supply    | 1.08 | 1.2 | 1.32 | V    |
| V <sub>MAVDD</sub> | Analog Core Power Supply     | 1.08 | 1.2 | 1.32 | V    |
| V <sub>VDDIO</sub> | I/O AND Digital Power Supply | 2.97 | 3.3 | 3.63 | V    |
| V VDDIO            | 70 AND Digital Power Supply  | 1.62 | 1.8 | 1.98 | V    |
| T <sub>A</sub>     | Operating Temperature        | -30  | 25  | 85   | °C   |

 SSD2825
 Rev 1.0
 P 153/171
 Nov 2011
 Solomon Systech

# 14 Power up sequence



 SSD2825
 Rev 1.0
 P 154/171
 Nov 2011
 Solomon Systech

# 15 DC Characteristics

Conditions: Voltage referenced to  $V_{SS}$  VDDD (Digital voltage) → MAVDD, MDVDD, VCC12A = 1.2V VDDA (Analog voltage) → MAVDD3V, ATC[1:0] = 3.3V VDDIO (IO voltage) → VDD3IO, VDD3IOC = 3.3V Frame frequency = 60Hz Number of lane = 4 Display pattern = 720x1280, 8 colors vertical bar  $T_A = 25^{\circ}\text{C}$ 

**Table 15-1: DC Characteristics** 

| Symbol                 | Parameter                           | <b>Test Condition</b>                   | Min                     | Тур   | Max                      | Unit |
|------------------------|-------------------------------------|-----------------------------------------|-------------------------|-------|--------------------------|------|
| I <sub>DDD_HS</sub>    |                                     |                                         | -                       | 31.10 | 50.65                    | mA   |
| I <sub>DDA_HS</sub>    | High Speed Mode<br>Current          | 500Mbps                                 | -                       | 0.07  | 0.15                     | mA   |
| $I_{DDIO\_HS}$         | Curront                             |                                         | -                       | 0.24  | 0.50                     | mA   |
| I <sub>DDD_LP</sub>    |                                     |                                         | -                       | 15.94 | 39.85                    | mA   |
| I <sub>DDA_LP</sub>    | Low Power Mode<br>Current           | 250Mbps                                 | -                       | 0.07  | 0.15                     | mA   |
| I <sub>DDIO_LP</sub>   |                                     |                                         | -                       | 0.17  | 0.43                     | mA   |
| I <sub>DDD_ULPS</sub>  |                                     |                                         | -                       | 70    | 165                      | μА   |
| I <sub>DDA_ULPS</sub>  | Ultra Low Power<br>State Current    | PLL off, no change in all input signals | -                       | 46    | 115                      | μΑ   |
| I <sub>DDIO_ULPS</sub> | State Current                       |                                         | -                       | 200   | 450                      | μΑ   |
| Voh (cmos)             | Output High<br>Voltage (CMOS)       | Iон = -2 ~ -16 mA                       | V <sub>DDIO</sub> x 0.8 | -     | -                        | V    |
| Vol (CMOS)             | Output Low Voltage (CMOS)           | IoL= 2 ~ 16 mA                          | -                       | -     | V <sub>DDIO</sub> x 0.15 | V    |
| VIH (CMOS)             | Input High Voltage (CMOS)           |                                         | V <sub>DDIO</sub> x 0.7 | -     | -                        | V    |
| VIL (CMOS)             | Input Low Voltage (CMOS)            |                                         | -                       | -     | V <sub>DDIO</sub> x 0.2  | V    |
| Ioz                    | Tri-state Output<br>Leakage Current |                                         | -                       | TBD   | -                        | μА   |
| IIN                    | Input Leakage<br>Current            | $V_{IN} = V_{DDIO}$ or $V_{SS}$         | -                       | TBD   | -                        | μА   |
| Cin                    | Input Capacitance                   |                                         | -                       | TBD   | -                        | pF   |

**SSD2825** Rev 1.0 P 155/171 Nov 2011 **Solomon Systech** 

**Table 15-2: HS Transmitter DC Characteristics** 

| Symbol | Parameter                              | Min | Тур | Max | Unit |
|--------|----------------------------------------|-----|-----|-----|------|
| Vcmtx  | HS Transmit Static Common-mode Voltage | 150 | -   | 250 | mV   |
| Vod    | HS Transmit Differential Voltage       | 140 | -   | 270 | mV   |
| ΔVod   | HS Differential Mismatch               | -   | -   | 10  | mV   |
| Vohhs  | HS Output High Voltage                 | -   | -   | 360 | mV   |

**Table 15-3: LP Transmitter DC Characteristics** 

| Symbol           | Parameter                       | Min | Тур | Max | Unit |
|------------------|---------------------------------|-----|-----|-----|------|
| V <sub>OH</sub>  | LP Thevenin Output High Level   | 1.1 | 1.2 | 1.3 | V    |
| V <sub>OL</sub>  | LP Thevenin Output Low Level    | -50 | -   | 50  | mV   |
| Z <sub>OLP</sub> | LP Transmitter Output Impedance | 110 | -   | -   | Ohm  |

**Table 15-4: LP Receiver DC Characteristics** 

| Symbol | Parameter                | Min | Тур | Max | Unit |
|--------|--------------------------|-----|-----|-----|------|
| Vih    | LP Logic 1 Input Voltage | 880 | -   | -   | mV   |
| VIL    | LP Logic 0 Input Voltage | -   | -   | 550 | mV   |

**SSD2825** Rev 1.0 P 156/171 Nov 2011 **Solomon Systech** 

# 16 AC Characteristics

#### NOTE:

1. After PLL gets locked, T is the period of the PLL output clock. Before PLL gets locked, T is the period of PLL input reference clock. The reference clock can be either the tx\_clk or the pclk, depending on the **CSS** bit.

#### 1/T = PLL/2

#### e.g. When PLL is Off <0xB9 0x0000>,

 $PLL = TX_CLK = 10MHz,$ 

1/T = 5MHz

- 2. W is the width of the display, e.g. the number of pixels for the horizontal line.
- 3. The AC characteristics specifie the maximum speed of the incoming signals at the input interface. However, the data throughput on the serial link is another factor affecting the speed. If the user takes in the int\_0/int\_1 signal, there will be automatic flow control. If the user does not take the int\_0/int\_1 signal, the user needs to ensure that the output throughput is larger than the incoming data rate.

Table 16-1: MCU Interface (Type A) Timing Characteristics

| Symbol             | Parameter                      | Min  | Тур | Max    | Unit |
|--------------------|--------------------------------|------|-----|--------|------|
| t <sub>cycle</sub> | Clock Cycle Time (write cycle) | 6T   |     | -      | ns   |
| $PW_{CSH}$         | Control Pulse Low Width        | 3T   |     | -      | ns   |
| $PW_{CSL}$         | Control Pulse High Width       | 3T   |     | -      | ns   |
| $t_{AS}$           | Address Setup Time             | 1    |     | -      | ns   |
| $t_{AH}$           | Address Hold Time              | 0    |     | -      | ns   |
| $t_{DSW}$          | Data Setup Time                | 5    |     | -      | ns   |
| $t_{DHW}$          | Data Hold Time                 | 1    |     | -      | ns   |
| $t_{ACC}$          | Data Access Time               | -    |     | 5.3+4T | ns   |
| $t_{\mathrm{DHW}}$ | Read Data Hold Time            | 1+2T |     | 5.3+4T | ns   |
| $t_{R}$            | Rise time                      | =    |     | 2      | ns   |
| $t_{\rm F}$        | Fall time                      | -    |     | 2      | ns   |

SSD2825 | Rev 1.0 | P 157/171 | Nov 2011 | Solomon Systech



Figure 16-1: MCU Interface (Type A) Timing Diagram

**SSD2825** Rev 1.0 P 158/171 Nov 2011 **Solomon Systech** 

Table 16-2: MCU Interface (Type B) Timing Characteristics

| Symbol             | Parameter                      | Min  | Тур | Max    | Unit |
|--------------------|--------------------------------|------|-----|--------|------|
| t <sub>cycle</sub> | Clock Cycle Time (write cycle) | 6T   |     | -      | ns   |
| $PW_{CSH}$         | Control Pulse Low Width        | 3T   |     | -      | ns   |
| $PW_{CSL}$         | Control Pulse High Width       | 3T   |     | -      | ns   |
| t <sub>AS</sub>    | Address Setup Time             | 1    |     | -      | ns   |
| $t_{AH}$           | Address Hold Time              | 0    |     | -      | ns   |
| $t_{DSW}$          | Data Setup Time                | 5    |     | -      | ns   |
| $t_{ m DHW}$       | Data Hold Time                 | 1    |     | -      | ns   |
| t <sub>ACC</sub>   | Data Access Time               | -    |     | 5.3+4T | ns   |
| $t_{\mathrm{DHR}}$ | Read Data Hold time            | 1+2T |     | 5.3+4T | ns   |
| $t_R$              | Rise time                      | -    |     | 2      | ns   |
| $t_{\rm F}$        | Fall time                      | -    |     | 2      | ns   |

# Write



# Read



Figure 16-2: MCU Interface (Type B) Timing Diagram

**SSD2825** Rev 1.0 P 159/171 Nov 2011 **Solomon Systech** 

**Table 16-3: 8 Bit 4 Wire SPI Interface Timing Characteristics** 

| Symbol             | Parameter                    | Min    | Тур | Max    | Unit |
|--------------------|------------------------------|--------|-----|--------|------|
| t <sub>cycle</sub> | Clock Cycle Time             | 8T     |     | -      | ns   |
| $f_{CLK}$          | Serial Clock Cycle Time      | -      |     | 1/8T   | MHz  |
| $t_{AS}$           | Register select Setup Time   | 4      |     | -      | ns   |
| $t_{AH}$           | Register select Hold Time    | 0      |     | -      | ns   |
| $t_{CSS}$          | Chip Select Setup Time       | 4      |     | -      | ns   |
| $t_{CSH}$          | Chip Select Hold Time        | 0      |     | -      | ns   |
| $t_{ m DSW}$       | Write Data Setup Time        | 4      |     | -      | ns   |
| $t_{ m DHW}$       | Write Data Hold Time         | 0      |     | -      | ns   |
| $t_{ACC}$          | Read Data Access Time        | -      |     | 4.4+6T | ns   |
| $t_{\mathrm{DHR}}$ | Read Data Hold Time          | 1.2+4T |     | 4.4+6T | ns   |
| $t_{CLKL}$         | Clock Low Time               | 4T     |     | -      | ns   |
| $t_{CLKH}$         | Clock High Time              | 4T     |     | -      | ns   |
| $t_{CSWD}$         | Chip Select Write Delay Time | 8T     |     | -      | ns   |
| $t_{CSRD}$         | Chip Select Read Delay Time  | 16T    |     | -      | ns   |
| $t_{R}$            | Rise time                    | -      |     | 2      | ns   |
| $t_{\mathrm{F}}$   | Fall time                    | -      |     | 2      | ns   |

Note: All timings are based on 20% to 80% of supply voltage

**SSD2825** Rev 1.0 P 160/171 Nov 2011 **Solomon Systech** 



Figure 16-3: 8 Bit 4 Wire SPI Interface Timing Diagram

**SSD2825** Rev 1.0 P 161/171 Nov 2011 **Solomon Systech** 

Table 16-4: 8 Bit 3 Wire SPI Interface Timing Characteristics

| Symbol             | Parameter                    | Min    | Тур | Max    | Unit |
|--------------------|------------------------------|--------|-----|--------|------|
| t <sub>cvcle</sub> | Clock Cycle Time             | 8T     |     | -      | ns   |
| $f_{CLK}$          | Serial Clock Cycle Time      | -      |     | 1/8T   | MHz  |
| $t_{CSS}$          | Chip Select Setup Time       | 4      |     | -      | ns   |
| $t_{CSH}$          | Chip Select Hold Time        | 0      |     | -      | ns   |
| $t_{ m DSW}$       | Write Data Setup Time        | 4      |     | -      | ns   |
| $t_{\rm OHW}$      | Write Data Hold Time         | 0      |     | -      | ns   |
| $t_{ACC}$          | Read Data Access Time        | -      |     | 4.4+6T | ns   |
| $t_{\mathrm{DHR}}$ | Read Data Hold Time          | 1.2+4T |     | 4.4+6T | ns   |
| $t_{CLKL}$         | Clock Low Time               | 4T     |     | -      | ns   |
| t <sub>CLKH</sub>  | Clock High Time              | 4T     |     | -      | ns   |
| $t_{CSWD}$         | Chip Select Write Delay Time | 8T     |     | -      | ns   |
| $t_{CSRD}$         | Chip Select Read Delay Time  | 16T    |     | -      | ns   |
| $t_{R}$            | Rise time                    | -      |     | 2      | ns   |
| $t_{\rm F}$        | Fall time                    | -      |     | 2      | ns   |

Note: All timings are based on 20% to 80% of supply voltage



Figure 16-4: 8 Bit 3 Wire SPI Interface Timing Diagram

**SSD2825** Rev 1.0 P 162/171 Nov 2011 **Solomon Systech** 

**Table 16-5: 24 Bit 3 Wire SPI Interface Timing Characteristics** 

| Symbol             | Parameters                   | Min    | Тур | Max    | Units |
|--------------------|------------------------------|--------|-----|--------|-------|
| t <sub>cycle</sub> | Clock Cycle Time             | 8T     |     | -      | ns    |
| $f_{CLK}$          | Serial Clock Cycle Time      | -      |     | 1/8T   | MHz   |
| $t_{CSS}$          | Chip Select Setup Time       | 4      |     | -      | ns    |
| $t_{CSH}$          | Chip Select Hold Time        | 0      |     | -      | ns    |
| $t_{ m DSW}$       | Write Data Setup Time        | 4      |     | -      | ns    |
| $t_{OHW}$          | Write Data Hold Time         | 0      |     | -      | ns    |
| $t_{ACC}$          | Read Data Access Time        | -      |     | 4.4+6T | ns    |
| $t_{\mathrm{DHR}}$ | Read Data Hold Time          | 1.2+4T |     | 4.4+6T | ns    |
| $t_{CLKL}$         | Clock Low Time               | 4T     |     | -      | ns    |
| $t_{CLKH}$         | Clock High Time              | 4T     |     | -      | ns    |
| $t_{CSWD}$         | Chip Select Write Delay Time | 8T     |     | -      | ns    |
| $t_{CSRD}$         | Chip Select Read Delay Time  | 16T    |     | -      | ns    |
| $t_R$              | Rise time                    | -      |     | 2      | ns    |
| $t_{\rm F}$        | Fall time                    | -      |     | 2      | ns    |

Note: All timings are based on 20% to 80% of supply voltage





Figure 16-5: 24 Bit 3 Wire SPI Interface Timing Diagram

**SSD2825** Rev 1.0 P 163/171 Nov 2011 **Solomon Systech** 

**Table 16-6: RGB Interface Timing Characteristics** 

| Symbol          | Parameters                                   | Min       | Тур       | Max | Units      |
|-----------------|----------------------------------------------|-----------|-----------|-----|------------|
| $t_{pelk}$      | pclk Period                                  | 16/18/24T | 16/18/24T |     | ns         |
| $t_{vsvs}$      | Vertical Sync Setup Time                     | 5         |           |     | ns         |
| $t_{vsvh}$      | Vertical Sync Hold Time                      | 5         |           |     | ns         |
| $t_{hsys}$      | Horizontal Sync Setup Time                   | 5         |           |     | ns         |
| $t_{hsyh}$      | Horizontal Sync Hold Time                    | 5         |           |     | ns         |
| $t_{hv}$        | Phase difference of Sync Signal Falling Edge | 0         |           | W   | $t_{pelk}$ |
| $t_{CKL}$       | pclk Low Period                              | 8/9/12T   | 8/9/12T   |     | ns         |
| $t_{CKH}$       | pclk High Period                             | 8/9/12T   | 8/9/12T   |     | ns         |
| t <sub>ds</sub> | Data Setup Time                              | 5         |           |     | ns         |
| $t_{dh}$        | Data hold Time                               | 5         |           |     | ns         |

#### Note:

- 1. All timings are based on 20% to 80% of supply voltage
- 2. The pclk period depends on the bit per pixel (bpp) setting and whether the video mode is burst or non-burst mode. In burst mode, the values in the Min column should be followed. In non-burst mode, the values in the Typ column should be followed. Please refer to 10.5.1 for more details.



Figure 16-6: RGB Interface Timing Diagram

**SSD2825** Rev 1.0 P 164/171 Nov 2011 **Solomon Systech** 

## 16.1 Serial Link Data Order

There are many possible ways of doing parallel to serial conversion. SSD2825 provides flexibility by programming two register bits **END** and **CO**. During video mode, they must be programmed to 0 and 1 respectively.

Below is the order to receive the display data over the serial link, when the **END** bit is 1 and **CO** bit is 0.

For 16 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MSB  | E     | Byte 1 | l  |    | LSI | В  | MS | В  | Ву | rte2 |    |    | LSI | В  | MS | В  | В  | yte3 | i  |    | LS | В  | MS | В  | В  | yte4 |    |    | LS          | В  |
|------|-------|--------|----|----|-----|----|----|----|----|------|----|----|-----|----|----|----|----|------|----|----|----|----|----|----|----|------|----|----|-------------|----|
| R4 R | .3 R2 | R1     | R0 | G5 | G4  | G3 | G2 | G1 | G0 | В4   | ВЗ | В2 | В1  | В0 | R4 | R3 | R2 | R1   | R0 | G5 | G4 | G3 | G2 | G1 | G0 | В4   | В3 | В2 | В1          | В0 |
|      |       |        |    |    |     |    |    |    |    |      |    | T  | ime |    |    |    |    |      |    |    |    |    |    |    |    |      |    |    | <b>&gt;</b> |    |

For 18 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MS | В  | В  | yte 1 |    |    | LSI | В  | MS | В  | Ву | yte2 |    |    | LS  | В        | MS | В  | В  | yte3 | 3  |    | LS | В  | MS | В  | В  | yte4 |    |    | LS          | В  |
|----|----|----|-------|----|----|-----|----|----|----|----|------|----|----|-----|----------|----|----|----|------|----|----|----|----|----|----|----|------|----|----|-------------|----|
| R5 | R4 | R3 | R2    | R1 | R0 | G5  | G4 | G3 | G2 | G1 | G0   | В5 | В4 | В3  | В2       | В1 | В0 | R5 | R4   | R3 | R2 | R1 | R0 | G5 | G4 | G3 | G2   | G1 | G0 | В5          | В4 |
|    |    |    |       |    |    |     |    |    |    |    |      |    | Т  | ime | <u> </u> |    |    |    |      |    |    |    |    |    |    |    |      |    |    | <b>&gt;</b> |    |

For 24 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.



Below is the order to send the display data over the serial link, when the **END** bit is 0 and **CO** bit is 0.

For 16 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MSB Byte 1 LSB MSB Byte2  G2 G1 G0 B4 B3 B2 B1 B0 R4 R3 R2 R1 R0 G5 |         |       |    |    |    |    |    |    |    |    |     | В        | MS | В  | В  | yte3 |    |    | LS | В  | MS | В  | В  | yte4 | ļ  |    | LS          | В  |
|---------------------------------------------------------------------|---------|-------|----|----|----|----|----|----|----|----|-----|----------|----|----|----|------|----|----|----|----|----|----|----|------|----|----|-------------|----|
| G2 G1                                                               | G0 B4 I | B3 B2 | В1 | В0 | R4 | R3 | R2 | R1 | R0 | G5 | G4  | G3       | G2 | G1 | G0 | В4   | В3 | В2 | В1 | В0 | R4 | R3 | R2 | R1   | R0 | G5 | G4          | G3 |
|                                                                     |         |       |    |    |    |    |    |    |    | Т  | ime | <u> </u> |    |    |    |      |    |    |    |    |    |    |    |      |    |    | <b>&gt;</b> |    |

For 18 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.



SSD2825 | Rev 1.0 | P 165/171 | Nov 2011 | Solomon Systech

For 24 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MSB   | В    | yte 1 |    |    | LS | В  | MS | В  | Ву | rte2 |    |    | LSI | 3  | MS | В  | В  | yte3 |    |    | LS | В  | MS | В  | В  | yte4 |    |    | LS | В  |
|-------|------|-------|----|----|----|----|----|----|----|------|----|----|-----|----|----|----|----|------|----|----|----|----|----|----|----|------|----|----|----|----|
| В7 В6 | 6 B5 | В4    | ВЗ | В2 | B1 | В0 | G7 | G6 | G5 | G4   | G3 | G2 | Gl  | G0 | R7 | R6 | R5 | R4   | R3 | R2 | R1 | R0 | R7 | R6 | R5 | R4   | R3 | R2 | R1 | R0 |
|       |      |       |    |    |    |    |    |    |    |      |    |    |     |    |    |    |    |      |    |    |    |    |    |    |    |      |    |    | •  |    |

Time

Below is the order to send the display data over the serial link, when the **END** bit is 1 and **CO** bit is 1.

For 16 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MSB   | Ву | te 1 |    |    | LS | В  | MS | В  | Ву | /te2 |    |    | LSI | В  | MS | В  | В  | yte3 |    |    | LS | В  | MS | В  | В  | yte4 |    |    | LS | В  |
|-------|----|------|----|----|----|----|----|----|----|------|----|----|-----|----|----|----|----|------|----|----|----|----|----|----|----|------|----|----|----|----|
| B4 B3 | В2 | В1   | В0 | G5 | G4 | G3 | G2 | G1 | G0 | R4   | R3 | R2 | R1  | R0 | В4 | В3 | В2 | В1   | В0 | G5 | G4 | G3 | G2 | G1 | G0 | R4   | R3 | R2 | R1 | R0 |

Time

For 18 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MSB Byte 1       | LSB   | MSB E   | Byte2      | LSB   | MSB     | Byte3     | LSB      | MSB   | Byte4    | LSB      |
|------------------|-------|---------|------------|-------|---------|-----------|----------|-------|----------|----------|
| B5 B4 B3 B2 B1 E | G5 G4 | G3 G2 G | 1 G0 R5 R4 | R3 R2 | R1 R0 B | 5 B4 B3 B | 32 B1 B0 | G5 G4 | G3 G2 G1 | G0 R5 R4 |

Time

For 24 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MSB   | Byte 1   | LSB      | MSB   | Byte2    | LSB      | MSB   | Byte3    | LSB      | MSB   | Byte4    | LSB      |
|-------|----------|----------|-------|----------|----------|-------|----------|----------|-------|----------|----------|
| B7 B6 | B5 B4 B3 | B2 B1 B0 | G7 G6 | G5 G4 G3 | G2 G1 G0 | R7 R6 | R5 R4 R3 | R2 R1 R0 | R7 R6 | R5 R4 R3 | R2 R1 R0 |
|       |          |          |       |          |          |       |          |          |       |          | <b>→</b> |

Time

Below is the order to send the display data over the serial link, when the **END** bit is 0 and **CO** bit is 1.

For 16 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MSB Byte 1  | LSB         | MSB I    | Byte2      | LSB   | MSB   | Byte3    | LSB      | MSB     | Byte4    | LSB      |
|-------------|-------------|----------|------------|-------|-------|----------|----------|---------|----------|----------|
| G2 G1 G0 R4 | R3 R2 R1 R0 | B4 B3 B3 | 2 B1 B0 G5 | G4 G3 | G2 G1 | G0 R4 R3 | R2 R1 R0 | B4 B3 I | B2 B1 B0 | G5 G4 G3 |

Time

For 18 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MSB | Byte 1 | LSB | MSB | Byte2 | LSB | MSB | Byte3 | LSB | MSB | Byte4 | LSB |
|-----|--------|-----|-----|-------|-----|-----|-------|-----|-----|-------|-----|
|-----|--------|-----|-----|-------|-----|-----|-------|-----|-----|-------|-----|

**SSD2825** | Rev 1.0 | P 166/171 | Nov 2011 | **Solomon Systech** 

| C | 61 G | 0 | R5 | R4 | R3 | R2 | R1 | R0 | В3 | В2 | В1 | В0 | G5 | G4 | G3  | G2 | R5 | R4 | R3 | R2 | R1 | R0 | В5 | В4 | В1 | В0 | G5 | G4 | G3 | G2 | G1 | G0 |
|---|------|---|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|   |      |   |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|   |      |   |    |    |    |    |    |    |    |    |    |    |    | T  | ime | •  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

For 24 bit per pixel data, below is the byte order. Each byte of data is sent in the order of LSB first and MSB last.

| MS | В  | В  | yte 1 |    |    | LSI | В  | MS | В  | Ву | rte2 |    |    | LSI | 3  | MS | В  | В  | yte3 |    |    | LS | В  | MS | В  | В  | yte4 |    |    | LS | В  |
|----|----|----|-------|----|----|-----|----|----|----|----|------|----|----|-----|----|----|----|----|------|----|----|----|----|----|----|----|------|----|----|----|----|
| R7 | R6 | R5 | R4    | R3 | R2 | R1  | R0 | G7 | G6 | G5 | G4   | G3 | G2 | G1  | G0 | В7 | В6 | В5 | В4   | ВЗ | В2 | В1 | В0 | R7 | R6 | R5 | R4   | R3 | R2 | R1 | R0 |

Time

**SSD2825** Rev 1.0 P 167/171 Nov 2011 **Solomon Systech** 

# 17 PACKAGE INFORMATION

# 17.1 Dimension for SSD2825

4X bbb Y T-U Z D/2 Z PIN1 CORNER MIN NOM MAX TOTAL THICKNESS STAND OFF MOLD THICKNESS LEAD WIDTH(PLATING) --- --- 1.6 0.05 --- 0.15 1.35 1.4 1.45 0.13 0.16 0.23 LEAD WIDTH L/F THICKNESS(PLATING) 0.19 L/F THICKNESS I 0.09 0.16 Ė E1 BODY SIZE LEAD PITCH 0.45 | 0.6 | 0.75 1 REF E1/2 E/2 FOOTPRINT 3.5\* 12° 13\* R1 R2 0.2 D1/2 PACKAGE EDGE TOLERANCE LEAD EDGE TOLERANCE COPLANARITY LEAD OFFSET D1 aaa 4X 🗀 000 H T-U Z bbb TOP VIEW 124X e LOCCEY -- 128X b NOTES e/2 1. DATUM T, U, AND Z TO BE DETERMINED AT DATUM PLANE H. SIDE VIEW 2. DIMENSIONS D AND E TO BE DETERMINED AT SEATING PLANE DATUM Y. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. DIMENSIONS D1 AND E1 DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE DATUM H. — eee BASE METAL DIMENSION & DOES NOT INCLUDE DAM BAR PROTRUSION. ALLOWABLE DAM BAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM & DIMENSION BY MORE THAN 0.0B mm. DAM BAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD IS 0.07 mm. A EXACT SHAPE OF EACH CORNER IS OPTIONAL. **♦** €∃ TITLE: PACKAGE OUTLINE **⊕** | ddd **(** | Y | T−U | Z | 0.25 98A0128QP020 128LD LQFP 14 X 14 X 1.4 PKG. 0.4 PITCH GAUGE PLANE 2mm FOOTPRINT 1 OF 1 A4 SECTION G-G SCALE: 100/1 DETAIL F SCALE: 20/1 UNIT DIMENSION AND TOLERANCES REFERENCE DOCUMENT

ММ

ASME Y14.5M

Figure 17-1- Package Information

P 168/171 Nov 2011 SSD2825 Rev 1.0 Solomon Systech

**Figure 17-2- Marking Information** 



SSD2825 | Rev 1.0 | P 169/171 | Nov 2011 | Solomon Systech

# 17.3 Chip Tray for SSD2825



**Figure 17-3- Tray Information** 

**SSD2825** Rev 1.0 P 170/171 Nov 2011 **Solomon Systech** 

Solomon Systech reserves the right to make changes without notice to any products herein. Solomon Systech makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Solomon Systech assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any, and all, liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typical" must be validated for each customer application by the customer's technical experts. Solomon Systech does not convey any license under its patent rights nor the rights of others. Solomon Systech products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Solomon Systech product could create a situation where personal injury or death may occur. Should Buyer purchase or use Solomon Systech products for any such unintended or unauthorized application, Buyer shall indemnify and hold Solomon Systech and its offices, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Solomon Systech was negligent regarding the design or manufacture of the part.

The product(s) listed in this datasheet comply with Directive 2002/95/EC of the European Parliament and of the council of 27 January 2004 on the restriction of the use of certain hazardous substances in electrical and electronic equipment and People's Republic of China Electronic Industry Standard SJ/T 11363-2006 "Requirements for concentration limits for certain hazardous substances in electronic information products (电子信息产品中有毒有害物质的限量要求)". Hazardous Substances test report is available upon request.

http://www.solomon-systech.com

SSD2825 | Rev 1.0 | P 171/171 | Nov 2011 | Solomon Systech